会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 42. 发明授权
    • Processor that leapfrogs MOV instructions
    • 处理器跳过MOV指令
    • US09588769B2
    • 2017-03-07
    • US14315122
    • 2014-06-25
    • VIA TECHNOLOGIES, INC.
    • Gerard M. ColMatthew Daniel Day
    • G06F9/30G06F9/38
    • G06F9/30069G06F9/30032G06F9/384G06F9/3855
    • A processor performs out-of-order execution of a first instruction and a second instruction after the first instruction in program order, the first instruction includes source and destination indicators, the source indicator specifies a source of data, the destination indicator specifies a destination of the data, the first instruction instructs the processor to move the data from the source to the destination, the second instruction specifies a source indicator that specifies a source of data. A rename unit updates the second instruction source indicator with the first instruction source indicator if there are no intervening instructions that write to the source or to the destination of the first instruction and the second instruction source indicator matches the first instruction destination indicator.
    • 处理器以程序顺序执行在第一指令之后的第一指令和第二指令的无序执行,第一指令包括源和目标指示符,源指示符指定数据源,目的地指示符指定 数据,第一指令指示处理器将数据从源移动到目的地,第二指令指定指定数据源的源指示符。 如果没有写入到第一指令的源或目的地的第二指令源指示符,并且第二指令源指示符与第一指令目标指示符匹配,则重命名单元用第一指令源指示符更新第二指令源指示符。
    • 43. 发明授权
    • Semiconductor device having inductor
    • 具有电感器的半导体器件
    • US09583555B2
    • 2017-02-28
    • US14813510
    • 2015-07-30
    • VIA TECHNOLOGIES, INC.
    • Sheng-Yuan Lee
    • H01L23/522H01L49/02H01L27/02
    • H01L28/10H01L23/5227H01L27/0248H01L2924/0002H01L2924/00
    • A semiconductor device including a first insulating layer and a second insulating layer sequentially disposed on a substrate having a center region. The semiconductor device includes a first winding portion and a second winding portion disposed in the second insulating layer and surrounding the center region A second conductive line and a third conductive line are arranged from the inside to the outside. In addition, each of the first, second and third conductive lines has a first end and a second end. The semiconductor device also includes a coupling portion disposed in the first and second insulating layers between the first and second winding portions, and having a first pair of connection layers cross-connecting the second ends of the first and second conductive lines, and a second pair of connection layers cross-connecting the first ends of the second and third conductive lines.
    • 一种半导体器件,包括顺序地设置在具有中心区域的衬底上的第一绝缘层和第二绝缘层。 半导体器件包括设置在第二绝缘层中并围绕中心区域的第一绕组部分和第二绕组部分,从内向外布置第二导线和第三导线。 此外,第一,第二和第三导线中的每一个具有第一端和第二端。 该半导体器件还包括一个耦合部分,设置在第一和第二绕组部分之间的第一和第二绝缘层中,并具有交叉连接第一和第二导线的第二端的第一对连接层,以及第二对 的连接层交叉连接第二和第三导线的第一端。
    • 44. 发明授权
    • Data storage device and data scrambling and descrambling method
    • 数据存储设备和数据加扰解扰法
    • US09582670B2
    • 2017-02-28
    • US14463991
    • 2014-08-20
    • VIA TECHNOLOGIES, INC.
    • Lei Feng
    • G06F21/60G06F21/79G06F21/85
    • G06F21/602G06F21/79G06F21/85
    • A data scrambling and descrambling technology based on logical addresses. A data storage device with the data scrambling and descrambling technology includes a non-volatile memory and a controller. The controller generates a data scrambling seed according to a logical writing address issued from the host, scrambles the write data issued from the host with the data scrambling seed and then stores the scrambled write data into the non-volatile memory. The controller further generates a data descrambling seed according to a logical reading address issued from the host, and descrambles the read data retrieved from the non-volatile memory by the data descrambling seed. The controller further processes the descrambled read data for data checking and correction.
    • 基于逻辑地址的数据加扰和解扰技术。 具有数据加扰和解扰技术的数据存储设备包括非易失性存储器和控制器。 控制器根据从主机发出的逻辑写入地址生成数据加扰种子,用数据加扰种子对从主机发出的写入数据进行加扰,然后将加扰的写入数据存储到非易失性存储器中。 控制器还根据从主机发出的逻辑读取地址生成数据解扰种子,并通过数据解扰种子解扰从非易失性存储器检索的读取数据。 控制器进一步处理解扰的读取数据用于数据检查和校正。
    • 46. 发明申请
    • CONTROL CIRCUIT, CONNECTION LINE AND CONTROL METHOD THEREOF
    • 控制电路,连接线及其控制方法
    • US20170047908A1
    • 2017-02-16
    • US14976363
    • 2015-12-21
    • VIA TECHNOLOGIES, INC.
    • Cheng-Chun Yeh
    • H03H11/28H01R24/28H01R31/06
    • H03H11/28G06F13/4086Y02D10/14Y02D10/151
    • A control circuit disposed in a connection line including a first power pin and a second power pin and including a native N-type transistor, a first impedance unit, and a second impedance unit is provided. The native N-type transistor includes a first gate, a first drain and a first source. The first drain is coupled to the first power pin. The first impedance unit is coupled between the first source and the second power pin. The second impedance unit is coupled between the first drain and the first gate. When the voltage level of the first power pin is equal to a pre-determined level, the first gate of the native N-type transistor receives an adjusting signal to adjust an equivalent impedance of the native N-type transistor.
    • 设置在包括第一电源引脚和第二电源引脚并且包括天然N型晶体管,第一阻抗单元和第二阻抗单元的连接线中的控制电路。 天然N型晶体管包括第一栅极,第一漏极和第一源极。 第一漏极耦合到第一电源引脚。 第一阻抗单元耦合在第一电源和第二电源引脚之间。 第二阻抗单元耦合在第一漏极和第一栅极之间。 当第一电源引脚的电压电平等于预定电平时,本机N型晶体管的第一栅极接收调整信号以调节天然N型晶体管的等效阻抗。
    • 48. 发明授权
    • Mechanism for automatically aligning data signals and strobe signals on a source synchronous bus
    • 在源同步总线上自动调整数据信号和选通信号的机制
    • US09557765B2
    • 2017-01-31
    • US13757575
    • 2013-02-01
    • VIA Technologies, Inc.
    • Vanessa S. CanacJames R. Lundberg
    • G06F13/42G06F1/12
    • G11C7/1072G06F1/12G06F13/3625G06F13/4068G06F13/4217G06F13/4243G11C8/18
    • An apparatus is provided that compensates for misalignment on a synchronous data bus. The apparatus includes a replica radial distribution element, a bit lag control element, and a synchronous lag receiver that is configured to receive one of a plurality of radially distributed strobes and a data bit, and that is configured to delay registering of the data bit by a propagation time. The replica radial distribution element is configured to receive a first signal, and is configured to generate a second signal, where the replica radial distribution element comprises replicated propagation path lengths, loads, and buffering of a radial distribution network for a strobe. The bit lag control element is configured to measure a propagation time beginning with assertion of the first signal and ending with assertion of the second signal, and is configured to generate a value on a lag bus that indicates the propagation time. The synchronous lag receiver has a first plurality of matched inverters, a first mux, and a bit receiver. The first plurality of matched inverters is configured to generate successively delayed versions of the data bit. The first mux is coupled to the first plurality of matched inverters, and is configured to receive a value on a lag bus that indicates the propagation time, and is configured to select one of the successively delayed versions of the data bit that corresponds to the value. The bit receiver is configured to receive the one of the successively delayed versions of the data bit and one of a plurality of radially distributed strobe signals, and is configured to register the state of the one of the successively delayed versions of the data bit upon assertion of the one of a plurality of radially distributed strobe signals.
    • 提供了一种补偿同步数据总线上的未对准的装置。 该装置包括复制径向分布元件,位延迟控制元件和同步延迟接收器,其被配置为接收多个径向分布的选通中的一个和数据位,并且被配置为延迟数据位的寄存 传播时间。 复制径向分布元件被配置为接收第一信号,并且被配置为生成第二信号,其中副本径向分布元件包括用于选通脉冲的径向分布网络的复制传播路径长度,负载和缓冲。 比特滞后控制元件被配置为测量从第一信号的断言开始并以第二信号的断言结束的传播时间,并且被配置为在指示传播时间的滞后总线上生成值。 同步延迟接收器具有第一多个匹配的反相器,第一复用器和位接收器。 第一多个匹配的反相器被配置为产生数据位的连续延迟版本。 第一复用器耦合到第一多个匹配的反相器,并且被配置为在延迟总线上接收指示传播时间的值,并且被配置为选择对应于该值的数据位的连续延迟版本中的一个 。 位接收器被配置为接收数据位的连续延迟版本中的一个和多个径向分布的选通信号中的一个,并且被配置为在断言时注册数据位的连续延迟版本中的一个的状态 的多个径向分布的选通信号中的一个。
    • 50. 发明授权
    • Apparatus and method for automatically aligning data signals and strobe signals on a source synchronious bus
    • 在源同步总线上自动调整数据信号和选通信号的装置和方法
    • US09552321B2
    • 2017-01-24
    • US13757480
    • 2013-02-01
    • VIA Technologies, Inc.
    • Vanessa S. CanacJames R. Lundberg
    • G06F13/42
    • G06F13/4243G06F1/12G06F13/4217G11C7/1072G11C8/18
    • A method for aligning signals on a bus, including: replicating propagation path lengths, loads, and buffering of a radial distribution network for a strobe; receiving a first signal, and generating a second signal by employing the replicated propagation path lengths, loads, and buffering; receiving control information over a standard JTAG bus, wherein the control information indicates an amount to adjust a propagation time; and measuring the propagation time beginning with assertion of the first signal and ending with assertion of the second signal, said measuring comprising: selecting one of a plurality of successively delayed versions of the first signal that coincides with assertion of the second signal; adjusting the propagation time by the amount prescribed by the control information to yield an adjusted propagation time; and gray encoding the adjusted propagation time to generate a value on a lag bus.
    • 一种用于在总线上对准信号的方法,包括:复制用于选通的径向分布网络的传播路径长度,负载和缓冲; 接收第一信号,并通过采用复制的传播路径长度,加载和缓冲来产生第二信号; 通过标准JTAG总线接收控制信息,其中所述控制信息指示调整传播时间的量; 并且测量从所述第一信号的断言开始并以所述第二信号的断言结束的所述传播时间,所述测量包括:选择与所述第二信号的断言一致的所述第一信号的多个连续延迟版本中的一个; 将传播时间调整为由控制信息规定的量,以产生经调整的传播时间; 并且对经调整的传播时间灰度编码以在滞后总线上产生一个值。