会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明授权
    • Method and apparatus for managing a spin transfer torque memory
    • 用于管理自旋转移力矩存储器的方法和装置
    • US09342403B2
    • 2016-05-17
    • US14228555
    • 2014-03-28
    • Intel Corporation
    • David Pardo KeppelHelia NaeimiJawad Nasrullah
    • G06F11/10
    • G06F11/106G06F11/1016G06F2212/68
    • An apparatus and method for scrubbing spin transfer torque (STT) memory. For example, one embodiment of a apparatus comprises: a memory subsystem including at least one spin transfer torque (STT) memory, the STT memory arranged into one or more entries; and a scrub engine to ensure that the entries of the STT contain valid data, the scrub engine including analysis and processing logic to determine, for each entry, whether a specified scrubbing interval has expired and, if so, then to invalidate the entry or re-fetch data for the entry from a source and, if the scrubbing interval has not expired, then to perform error detection and/or correction on the entry.
    • 一种用于清洗自旋转移转矩(STT)存储器的装置和方法。 例如,设备的一个实施例包括:存储器子系统,其包括至少一个自旋转移转矩(STT)存储器,STT存储器被布置成一个或多个条目; 以及擦除引擎,以确保STT的条目包含有效数据,擦洗引擎包括分析和处理逻辑,以确定每个条目是否指定的擦除间隔已过期,如果是,则使该条目或重新生效 - 从源中获取条目的数据,如果擦除间隔尚未过期,则对条目执行错误检测和/或更正。
    • 9. 发明授权
    • Collective communications apparatus and method for parallel systems
    • 用于并行系统的集体通信设备和方法
    • US09477628B2
    • 2016-10-25
    • US14040676
    • 2013-09-28
    • INTEL CORPORATION
    • Allan D. KniesDavid Pardo KeppelDong Hyuk WooJoshua B. Fryman
    • G06F15/00G06F13/40G06F15/173G06F9/52G06F13/14
    • G06F13/4068G06F9/52G06F15/17318G06F15/17325
    • A collective communication apparatus and method for parallel computing systems. For example, one embodiment of an apparatus comprises a plurality of processor elements (PEs); collective interconnect logic to dynamically form a virtual collective interconnect (VCI) between the PEs at runtime without global communication among all of the PEs, the VCI defining a logical topology between the PEs in which each PE is directly communicatively coupled to a only a subset of the remaining PEs; and execution logic to execute collective operations across the PEs, wherein one or more of the PEs receive first results from a first portion of the subset of the remaining PEs, perform a portion of the collective operations, and provide second results to a second portion of the subset of the remaining PEs.
    • 一种用于并行计算系统的集体通信装置和方法。 例如,设备的一个实施例包括多个处理器元件(PE); 集体互连逻辑以在运行时动态地在PE之间形成虚拟集体互连(VCI),而不在所有PE之间进行全局通信,VCI在PE之间定义逻辑拓扑,其中每个PE直接通信地耦合到仅一个子集 余下的PE; 以及用于在所述PE之间执行集合操作的执行逻辑,其中所述PE中的一个或多个从所述剩余PE的子集的第一部分接收到第一结果,执行所述集体操作的一部分,并且将第二结果提供给 其余PE的子集。
    • 10. 发明授权
    • Block-level sleep logic
    • 块级睡眠逻辑
    • US09329658B2
    • 2016-05-03
    • US13729376
    • 2012-12-28
    • Intel Corporation
    • David Pardo KeppelJawad Nasrullah
    • G06F1/32
    • G06F1/3206
    • In one embodiment, a processor includes at least one sleep block and a central sleep controller. The at least one sleep block may include at least one execution unit, at least one processor component, and sleep logic. The central sleep controller may be to program the sleep logic to perform at least one sleep transition for the at least one sleep block, and to operate in a first sleep mode. The sleep logic may be to perform the at least one sleep transition for the at least one sleep block without waking the central sleep controller from the first sleep mode. Other embodiments are described and claimed.
    • 在一个实施例中,处理器包括至少一个睡眠块和中央睡眠控制器。 至少一个睡眠块可以包括至少一个执行单元,至少一个处理器组件和睡眠逻辑。 中央睡眠控制器可以编程休眠逻辑以对至少一个睡眠块执行至少一个睡眠转换,并且以第一睡眠模式操作。 休眠逻辑可以是对于至少一个睡眠块执行至少一个睡眠转换,而不会使中央睡眠控制器从第一睡眠模式唤醒。 描述和要求保护其他实施例。