会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 21. 发明授权
    • Starting circuit of power management chip, and power management chip
    • US09954431B2
    • 2018-04-24
    • US14901482
    • 2014-05-30
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Nan Zhang
    • H02M1/36H02M1/00
    • H02M1/36H02M2001/0006
    • A starting circuit (10) of a power management chip, comprising: a starting capacitor (C3) which is used for connecting a power supply via an external resistor (R2) to perform charging; a switch circuit (100) which is connected between the external resistor (R2) and the starting capacitor (C3); a voltage detection circuit (200) which is used for detecting a voltage on the starting capacitor (C3) and is connected to the switch circuit (100) so as to control the on/off switching of the switch circuit (100); and a voltage maintaining circuit (300) which is connected between the starting capacitor (C3) and an operating circuit of the power management chip and is used for acquiring a voltage that maintains the starting capacitor (C3) from the operating circuit of the power management chip, wherein when the voltage detection circuit (200) detects that the starting capacitor (C3) reaches the starting voltage of the power management chip, the broken circuit of the switch circuit (100) is controlled. Further provided is a power management chip including the above-mentioned starting circuit (10). Disconnecting an external power source from the starting capacitor after the operating circuit of the power management chip is started can reduce the electric energy consumption.
    • 29. 发明申请
    • HIGH-VOLTAGE DEVICE SIMULATION MODEL AND MODELING METHOD THEREFOR
    • 高压器件仿真模型及其建模方法
    • US20170011144A1
    • 2017-01-12
    • US15119249
    • 2015-05-08
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Yifeng HUXiaodong HEXinxin LIU
    • G06F17/50H01L27/02
    • G06F17/5009G06F17/5036G06F2217/78H01L27/0207Y02E60/76Y04S40/22
    • A high-voltage device simulation model and a modeling method thereof are provided. The simulation model comprises: a core transistor (101), a drain terminal resistor (102) and a source terminal resistor (103), wherein a first terminal of the drain terminal resistor (102) is electrically connected to a drain (d1) of the core transistor (101) and a second terminal of the drain terminal resistor (102) serves as the drain of the high voltage device; a first terminal of the source terminal resistor (103) is electrically connected to a source (s1) of the core transistor (101) and a second terminal of the source terminal resistor (103) serves as the source of the high voltage device. The relations of the resistance value of the drain terminal resistor (102) are as follows: RD=(RD0/W)*(1+CRD*VDERDD+1/(1+PRWDD*VDERDD))*TFAC_RD, and TFAC_RD=(1+TCRD1*(TEMP−25)+TCRD2*(TEMP−25)*(TEMP−25)).
    • 提供了一种高压器件仿真模型及其建模方法。 模拟模型包括:芯体晶体管(101),漏极端子电阻(102)和源极端子电阻(103),其中漏极端子电阻(102)的第一端电连接到漏极(d1)的漏极 芯极晶体管(101)和漏极端子电阻(102)的第二端子用作高压器件的漏极; 源极端子电阻器(103)的第一端子电连接到核心晶体管(101)的源极(s1),源极端子电阻器(103)的第二端子用作高压器件的源极。 漏极端子电阻(102)的电阻值的关系如下:RD =(RD0 / W)*(1 + CRD * VDERDD + 1 /(1 + PRWDD * VDERDD))* TFAC_RD和TFAC_RD = 1 + TCRD1 *(TEMP-25)+ TCRD2 *(TEMP-25)*(TEMP-25))。
    • 30. 发明申请
    • IGBT MANUFACTURING METHOD
    • IGBT制造方法
    • US20160380071A1
    • 2016-12-29
    • US14902516
    • 2014-07-29
    • CSMC TECHNOLOGIES FAB1 CO., LTD.
    • Xiaoshe DENGQiang RUIShuo ZHANGGenyi WANG
    • H01L29/66H01L29/739H01L21/265H01L29/06H01L21/311
    • H01L29/66333H01L21/26513H01L21/31111H01L29/0611H01L29/7395
    • An insulated gate bipolar transistor (IGBT) manufacturing method comprises the following steps: providing a semiconductor substrate of a first conducting type, the semiconductor substrate having a first major surface and a second major surface (100); forming a field-stop layer of a second conducting type on the first major surface of the semiconductor substrate (200); growing an oxide layer on the field-stop layer (300); removing the oxide layer from the field-stop layer (400); forming an epitaxial layer on the field-stop layer from which the oxide layer has been removed; and then manufacturing an IGBT on the epitaxial layer (600). Before regular manufacturing of an IGBT, the surface defects of a substrate material are eliminated as many as possible before epitaxy is formed, and the quality of an epitaxial layer is improved, thereby improving the quality of the whole IGBT.
    • 一种绝缘栅双极晶体管(IGBT)制造方法,包括以下步骤:提供第一导电类型的半导体衬底,该半导体衬底具有第一主表面和第二主表面(100); 在半导体衬底(200)的第一主表面上形成第二导电类型的场阻止层; 在所述场 - 停止层(300)上生长氧化物层; 从所述场停止层(400)去除所述氧化物层; 在去除了氧化物层的场 - 停止层上形成外延层; 然后在外延层(600)上制造IGBT。 在正常制造IGBT之前,在形成外延之前尽可能地消除基板材料的表面缺陷,提高外延层的质量,从而提高整个IGBT的质量。