会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 61. 发明授权
    • Electrostatic discharge protection circuit arrangement, electronic circuit and ESD protection method
    • 静电放电保护电路布置,电子电路和ESD保护方法
    • US09438031B2
    • 2016-09-06
    • US14379908
    • 2012-02-29
    • Patrice BesseJerome CastersJean-Philippe LaineAlain Salles
    • Patrice BesseJerome CastersJean-Philippe LaineAlain Salles
    • H02H3/22H02H9/02H02M7/5387H05K1/02H01L27/02H02H9/04
    • H02H9/02H01L27/0266H02H9/042H02H9/046H02M7/5387H05K1/0259
    • An electrostatic discharge, ESD, protection circuit arrangement is connectable to a first pin and a second pin of an electronic circuit and arranged to at least partly absorb an ESD current entering the electronic circuit through at least one of the first pin or the second pin during an ESD stress event. The protection circuit arrangement comprises a first ESD protection circuit arranged to absorb a first portion of the ESD current during a first part of the ESD stress event during which first part a level of the ESD current exceeds a predetermined current threshold; and a second ESD protection circuit arranged to absorb a second portion of the ESD current, the second portion having a current level below the current threshold, at least during a second part of the ESD stress event. The second ESD protection circuit comprises a current limiting circuit arranged to limit a current through at least a portion of the second ESD protection circuit to the current threshold.
    • 静电放电ESD保护电路装置可连接到电子电路的第一引脚和第二引脚,并布置成至少部分地吸收通过第一引脚或第二引脚中的至少一个进入电子电路的ESD电流 ESD应力事件。 保护电路装置包括第一ESD保护电路,其布置成在ESD应力事件的第一部分期间吸收ESD电流的第一部分,在第一部分期间ESD电流的电平超过预定电流阈值; 以及第二ESD保护电路,其布置成吸收ESD电流的第二部分,所述第二部分具有低于电流阈值的电流水平,至少在ESD应力事件的第二部分期间。 第二ESD保护电路包括限流电路,其被布置为将通过第二ESD保护电路的至少一部分的电流限制到电流阈值。
    • 63. 发明授权
    • Semiconductor device and a method of manufacturing a semiconductor device
    • 半导体装置及其制造方法
    • US09436846B2
    • 2016-09-06
    • US14401149
    • 2012-05-30
    • David H. HartleyElkana Korem
    • David H. HartleyElkana Korem
    • G06F21/71G06F21/62G06F21/79G06F21/72G06F13/16G06F21/57G09C1/00H04L9/08H04N21/426H04N21/443H04N21/462H04N21/4405
    • G06F21/71G06F21/575G06F21/62G06F21/72G06F21/79G09C1/00H04L9/0822H04L9/0894H04L2209/12H04N21/42646H04N21/42692H04N21/4405H04N21/4432H04N21/4435H04N21/462
    • A semiconductor device having a plurality of on-chip processors, a plurality of key RAMs, a plurality of key RAM controllers, a fuse bank, a fuse bank controller and a boot controller is described. The boot controller is arranged to, in a first programming stage, allocate a first array of fuses in the fuse bank in dependence on the size of a first device key for storing the first device key in the fuse bank and, during boot-time, provide the first device key to a first key RAM controller. The fuse bank controller is arranged to program the first array of fuses with the first device key in the first programming stage, provide the first device key to the boot controller during boot-time, and prevent access to the first device key in the fuse bank during run-time. The first key RAM controller is arranged to, during boot-time, store the first device key in the first key RAM, and, during run-time, restrict access to the first device key in the first key RAM to exclusive access by the first on-chip processor. The first on-chip processor is arranged to, during run-time, retrieve the first device key from the first key RAM (110) and use the first device key in the first key-protected processing.
    • 描述了具有多个片上处理器,多个键RAM,多个键RAM控制器,熔丝组,熔丝组控制器和引导控制器的半导体器件。 引导控制器被布置为在第一编程阶段中,根据用于将第一设备密钥存储在熔丝组中的第一设备密钥的大小,在熔丝组中分配熔丝的第一阵列,并且在引导时间期间, 向第一个键RAM控制器提供第一个设备密钥。 保险丝组控制器被布置为在第一编程阶段用第一设备密钥对第一阵列熔丝进行编程,在引导期间向引导控制器提供第一设备密钥,并且防止访问熔丝库中的第一设备密钥 在运行期间。 第一钥匙RAM控制器被布置成在引导期间将第一设备密钥存储在第一密钥RAM中,并且在运行时间期间限制访问第一密钥RAM中的第一设备密钥以由第一密钥RAM独占访问 片上处理器。 第一片上处理器被布置为在运行时期间从第一密钥RAM(110)检索第一设备密钥,并且在第一密钥保护处理中使用第一设备密钥。
    • 64. 发明授权
    • Apparatus for error detection in memory devices
    • 用于存储器件中的错误检测的装置
    • US09436546B2
    • 2016-09-06
    • US14258327
    • 2014-04-22
    • Ray MarshallJoseph Charles CircelloWilhard Christophorus Von Wendorff
    • Ray MarshallJoseph Charles CircelloWilhard Christophorus Von Wendorff
    • G11C29/00G06F11/10
    • G06F11/1048
    • The invention relates to an apparatus for transfer of data elements between a bus controller, such as a CPU, and a memory controller. An address translator is arranged to receive a write address from the CPU, to modify the write address and to send the modified write address to the memory controller. An ECC calculator is arranged to receive write input data associated with the write address, from the CPU, and to generate an error correction code on the basis of the write input data. A concatenator is arranged to receive the write input data from the CPU, and to receive the error correction code from the ECC calculator, and to concatenate the write input data and the error correction code to obtain write output data, and to send the write output data to the memory controller.
    • 本发明涉及一种用于在总线控制器(例如CPU)和存储器控制器之间传送数据元素的装置。 地址转换器被安排为从CPU接收写入地址,修改写入地址并将修改的写入地址发送到存储器控制器。 ECC计算器被布置成从CPU接收与写入地址相关联的写入输入数据,并且基于写入输入数据生成纠错码。 串联器被配置为从CPU接收写入输入数据,并从ECC计算器接收纠错码,并且连接写入输入数据和纠错码以获得写入输出数据,并发送写入输出 数据到存储器控制器。
    • 65. 发明授权
    • Integrated circuit device and method therefor
    • 集成电路装置及其方法
    • US09435862B2
    • 2016-09-06
    • US14330544
    • 2014-07-14
    • Vladimir LitovchenkoHeiko AhrensAndreas Roland Stahl
    • Vladimir LitovchenkoHeiko AhrensAndreas Roland Stahl
    • G01R31/28G01R31/3187G01R31/317
    • G01R31/3187G01R31/31721G01R31/31727
    • An integrated circuit device comprising at least one self-test component arranged to execute self-testing within at least one self-test structure during a self-test execution phase of the IC device, and at least one clock control component arranged to provide at least one clock signal to the at least one self-test component at least during the self-test execution phase of the IC device. The at least one clock control component is further arranged to receive at least one indication of at least one power dissipation parameter for at least a part of the IC device, and modulate the at least one clock signal provided to the at least one self-test component based at least partly on the received at least one power dissipation parameter for at least a part of the IC device.
    • 一种集成电路装置,包括至少一个自检部件,被布置成在IC器件的自检执行阶段期间在至少一个自检结构内执行自检,以及至少一个时钟控制部件,被布置成至少提供 至少在IC器件的自检执行阶段期间至少一个自检部件的一个时钟信号。 所述至少一个时钟控制部件还被布置成接收至少一个IC器件的至少一部分功率耗散参数的指示,并且调制提供给所述至少一个自检的至少一个时钟信号 至少部分地基于所述IC器件的至少一部分的所接收的至少一个功耗参数。
    • 66. 发明授权
    • Integrated circuit device, voltage regulation circuitry and method for regulating a voltage supply signal
    • 集成电路器件,电压调节电路和调节电压信号的方法
    • US09429966B2
    • 2016-08-30
    • US13979860
    • 2011-01-31
    • Michael PrielDan KuzminAnton Rozen
    • Michael PrielDan KuzminAnton Rozen
    • G05F1/46G11C5/14
    • G05F1/462G11C5/147G11C7/04G11C16/30
    • An integrated circuit (IC) device is provided that includes at least one internal voltage regulator arranged to receive a voltage supply signal at a first input thereof, receive a control signal at a second input thereof, regulate the received voltage supply signal in accordance with the received control signal, and provide a regulated voltage supply signal at an output thereof. The IC device further includes at least one voltage regulation power control module operably coupled to the second input of the at least one internal voltage regulator and arranged to provide the control signal thereto. The voltage regulation power control module is further arranged to receive at least one IC device conditional indication, and generate the control signal for the at least one internal voltage regulator based at least partly on an available thermal power budget for the IC device corresponding to the at least one IC device conditional indication.
    • 提供一种集成电路(IC)装置,其包括至少一个内部电压调节器,其布置成在其第一输入处接收电压供应信号,在其第二输入处接收控制信号,根据 接收到的控制信号,并在其输出端提供稳压电压信号。 IC器件还包括至少一个电压调节功率控制模块,其可操作地耦合到所述至少一个内部电压调节器的第二输入端并被布置成向其提供控制信号。 电压调节功率控制模块还被布置成接收至少一个IC器件条件指示,并且至少部分地基于对应于所述at的IC器件的可用热功率预算来生成用于所述至少一个内部稳压器的控制信号 至少一个IC器件条件指示。
    • 67. 发明申请
    • A SELECTIVELY POWERED LAYERED NETWORK AND A METHOD THEREOF
    • 一种选择性的层状网络及其方法
    • US20160246358A1
    • 2016-08-25
    • US15024443
    • 2013-09-27
    • Eran GLICKMANRon BARBenny MICHALOVICH
    • ERAN GLICKMANRON BARBENNY MICHALOVICH
    • G06F1/32
    • G06F1/3287G06F1/3209G06F1/3253G06F13/40G06F2213/0038Y02D10/151
    • A layered network (10; 11; 12) to provide offload of data in a communication processor (100; 110; 120). The layered network (10; 11; 12) includes a first set (S1) of network elements at a first layer (L1) and a second set (S2) of one or more network elements at a second layer (L2). The network elements of the first set (S1) are configured for processing incoming data and the network elements of the second set (S2) of one or more network elements at the second layer (L2) are configured to process intermediate data received from the first set (S1) of network elements. The network elements of a particular subset (Si1) of the network elements of the first set (Si1) of network elements are connected to only a particular network element (Ei2) of the second set (S2) to transfer the incoming data processed by the network elements of the particular subset (Si1) to the particular network element (Ei2) of the second set (S2). The layered network (10; 11; 12) further includes a powering controller (25) configured to, during offload of the data, put a particular network element (Ei2) of the second set (S2) at the second layer (L2) in an on state only if at least a particular network element (Ei1) of the particular subset (S1) of the network elements of the first set (S1) at the first layer (L1) is in an on state and at least one of the network elements of the first set (S1) is in an off state. The powering controller (25) is configured to discriminate between chains of network elements formed by at least network elements of the first set (S1) and network elements of the second set (S2) and to have a chain in an on state if a first network element of the chain at a highest layer hierarchy is in an on state.
    • 分层网络(10; 11; 12),用于在通信处理器(100; 110; 120)中提供数据的卸载。 分层网络(10; 11; 12)包括第一层(L1)处的网络单元的第一组(S1)和第二层(L2)处的一个或多个网络单元的第二组(S2)。 第一组(S1)的网元被配置为处理输入数据,并且第二层(L2)处的一个或多个网络元件的第二组(S2)的网络元件被配置为处理从第一组 设置(S1)网元。 网络单元的第一组(Si1)的网元的特定子集(Si1)的网元仅连接到第二组(S2)的特定网元(Ei2),以传送由第 特定子集(Si1)到第二集合(S2)的特定网络元素(Ei2)的网络元素。 分层网络(10; 11; 12)还包括供电控制器(25),其配置为在卸载数据期间将第二组(S2)的特定网元(Ei2)放置在第二层(L2)处 只有在第一层(L1)处的第一组(S1)的网络元件的特定子集(S1)的至少特定网元(Ei1)处于开状态并且至少一个 第一组(S1)的网元处于关闭状态。 供电控制器(25)被配置为区分由至少第一组(S1)的网络元件和第二组(S2)的网络元件形成的网络元件链,并且如果第一 在最高层层次上的链的网元处于开状态。
    • 69. 发明授权
    • Simulation system and method for testing a simulation of a device against one or more violation rules
    • 用于根据一个或多个违规规则测试设备的仿真的仿真系统和方法
    • US09424379B2
    • 2016-08-23
    • US14398901
    • 2012-05-31
    • Xavier HoursPascal CaunegreChristophe OgerMehul Shroff
    • Xavier HoursPascal CaunegreChristophe OgerMehul Shroff
    • G06F9/455G06F17/50G06F11/22G06F11/26
    • G06F17/5009G06F11/261G06F17/5022G06F17/5045G06F17/5081
    • A simulation system for testing a simulation of a device against one or more violation rules is described. The simulation system comprises a device simulator for executing the simulation of a device using a device design, a device model and a simulation scenario; and one or more violation monitors, one for each violation rule. Each violation monitor comprises a violation information detector for detecting one or more violations of the respective violation rule during the executing of the simulation and, for each violation, determining information representing the respective violation; a violation score unit for calculating, for each violation of the respective violation rule, a violation score in dependence on the information representing the violation and on a violation rule-specific scheme, and a rule score unit for determining, for the respective violation rule, a rule score from the violation scores of the one or more violations during the simulation. The simulation system further comprises a reporting unit for preparing a report of the rule scores associated with the one or more violation rules and for reporting the report to a user. A method of testing a simulation of a device against one or more violation rules is described.
    • 描述了用于针对一个或多个违规规则来测试设备的模拟的仿真系统。 该仿真系统包括:用于使用设备设计,设备模型和仿真场景执行设备的仿真的设备模拟器; 和一个或多个违规监视器,每个违规规则一个。 每个违规监视器包括违反信息检测器,用于在执行模拟期间检测一个或多个违反相应违规规则的违规,并且对于每个违规,确定表示相应违规的信息; 侵权分数单元,用于针对每个违反相应的违规规则的违反分数,根据表示违规的信息和违规规则特定方案来计算违规分数,以及规则评分单元,用于根据相应的违规规则, 来自模拟期间一次或多次违规的违规分数的规则得分。 所述模拟系统还包括报告单元,用于准备与所述一个或多个违规规则相关联的所述规则得分的报告,以及用于向所述用户报告所述报告。 描述了针对一个或多个违规规则来测试设备的仿真的方法。
    • 70. 发明授权
    • Continuous run-time integrity checking for virtual memory
    • 虚拟内存的连续运行时完整性检查
    • US09424200B2
    • 2016-08-23
    • US13842516
    • 2013-03-15
    • Thomas E. TkacikMatthew W. BrockerCarlin R. Covey
    • Thomas E. TkacikMatthew W. BrockerCarlin R. Covey
    • G06F12/00G06F12/10G06F21/57G06F21/64
    • G06F12/1009G06F21/57G06F21/64
    • A run-time integrity checking (RTIC) method compatible with memory having at least portions that store data that is changed over time or at least portions configured as virtual memory is provided. For example, the method may comprise storing a table of page entries and accessing the table of page entries by, as an example, an operating system or, as another example, a hypervisor to perform RTIC on memory in which, as an example, an operating system, as another example, a hypervisor, or, as yet another example, application software is stored. The table may, for example, be stored in secure memory or in external memory. The page entry comprises a hash value for the page and a hash valid indicator indicating the validity status of the hash value. The page entry may further comprise a residency indicator indicating a residency status of the memory page.
    • 提供与具有存储器的运行时完整性检查(RTIC)方法兼容,该存储器具有至少部分存储随时间改变的数据或至少部分被配置为虚拟存储器的数据。 例如,该方法可以包括通过作为示例的操作系统存储页面条目表和访问页面条目,或者作为另一示例,管理程序来在存储器上执行RTIC,其中作为示例,例如, 操作系统,作为另一示例,管理程序,或者作为另一示例存储应用软件。 该表可以例如存储在安全存储器或外部存储器中。 页面条目包括页面的哈希值和指示哈希值的有效性状态的散列有效指示符。 页面条目还可以包括指示存储器页面的驻留状态的驻留指示符。