会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • System, circuit and method for improving system-on-chip bandwidth performance for high latency peripheral read accesses
    • 用于提高高延迟外设读取访问的片上带宽性能的系统,电路和方法
    • US08504756B2
    • 2013-08-06
    • US13118493
    • 2011-05-30
    • Srinivasa Rao KothamasuSreenath Shambu Ramakrishna
    • Srinivasa Rao KothamasuSreenath Shambu Ramakrishna
    • G06F13/36G06F13/40
    • G06F13/4027G06F13/4031G06F2213/0038
    • A system, circuit and method for improving system-on-chip (SoC) bandwidth performance for high latency peripheral read accesses using a bridge circuit are disclosed. In one embodiment, the SoC includes the bridge circuit, one or more bus masters, at least one high bandwidth bus slave and at least one low bandwidth bus slave that are communicatively coupled via a high bandwidth bus and a low bandwidth bus. Further, the bus masters access the at least one low bandwidth bus slave by issuing an early read transaction request in advance to a scheduled read transaction request. Furthermore, the bridge circuit receives the early read transaction request and fetches data associated with the early read transaction request. In addition, the bridge circuit receives the scheduled read transaction request. The fetched data is then sent to the bus masters upon receiving the scheduled read transaction request.
    • 公开了一种用于使用桥接电路来提高用于高延迟外设读取访问的片上系统(SoC)带宽性能的系统,电路和方法。 在一个实施例中,SoC包括桥接电路,一个或多个总线主器件,至少一个高带宽总线从器件和至少一个低带宽总线从器件,其通过高带宽总线和低带宽总线通信耦合。 此外,总线主机通过预先向安排的读取事务请求发出早期读取事务请求来访问至少一个低带宽总线从机。 此外,桥接电路接收早期读取事务请求并且获取与早期读取事务请求相关联的数据。 此外,桥接电路接收预定的读取事务请求。 然后,在接收到预定的读取事务请求后,将获取的数据发送到总线主机。
    • 4. 发明申请
    • ARBITRATION CIRCUITRY FOR ASYNCHRONOUS MEMORY ACCESSES
    • 用于异步存储器访问的仲裁电路
    • US20130166938A1
    • 2013-06-27
    • US13334885
    • 2011-12-22
    • Sathappan PalaniappanSrinivasa Rao KothamasuDeepak Ashok Naik
    • Sathappan PalaniappanSrinivasa Rao KothamasuDeepak Ashok Naik
    • G06F1/12
    • G06F1/12
    • A data processing system comprises a processor operating according to a first clock signal and a memory operating according to a second clock signal. The data processing system causes the processor to read data from the memory at least in part in response to a signal from first synchronizing circuitry and a signal from second synchronizing circuitry. The first synchronizing circuitry comprises a first storage element that samples a signal synchronized to the second clock signal in combination with a second storage element that samples an output of the first storage element. The first and second storage elements are triggered by inverse transitions in the first clock signal. The second synchronizing circuitry comprises third and fourth storage elements configured in a similar manner, except that they sample a signal synchronized to the first clock signal and are triggered by inverse transitions in the second clock signal.
    • 数据处理系统包括根据第一时钟信号操作的处理器和根据第二时钟信号操作的存储器。 数据处理系统使得处理器至少部分地响应于来自第一同步电路的信号和来自第二同步电路的信号从存储器读取数据。 第一同步电路包括第一存储元件,其对与第二时钟信号同步的信号与对第一存储元件的输出进行采样的第二存储元件组合进行采样。 第一和第二存储元件由第一时钟信号中的反向转换触发。 第二同步电路包括以类似方式配置的第三和第四存储元件,除了它们对与第一时钟信号同步的信号进行采样,并且由第二时钟信号中的反向转换触发。