会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 13. 发明申请
    • SEMICONDUCTOR DEVICE HAVING TEST STRUCTURE
    • 具有测试结构的半导体器件
    • US20160020159A1
    • 2016-01-21
    • US14725603
    • 2015-05-29
    • SAMSUNG ELECTRONICS CO., LTD.
    • Ping Hsun SuYoonhae KimHwasung Rhee
    • H01L21/66
    • H01L22/34
    • A semiconductor device is provided. First and second pads are electrically connected to a plurality of test structures. Each test structure includes an active region, active patterns, gate electrodes and an electrode pattern. The active region includes a rounded corner portion. The active patterns protrudes from the semiconductor substrate and extends in parallel in a first direction. The gate electrodes crosses over the active patterns in a second direction. One gate electrode is electrically connected to the first pad. The electrode pattern is disposed at a side of the gate electrode electrically connected to the first pad. The electrode pattern is electrically connected to the second pad. The electrode pattern crosses over the active patterns. An overlapping area of the electrode pattern and the active patterns in each test structure is different from an overlapping area of the electrode pattern and the active patterns in other test structures.
    • 提供半导体器件。 第一和第二焊盘电连接到多个测试结构。 每个测试结构包括有源区,有源图案,栅电极和电极图案。 活动区域包括圆角部分。 有源图案从半导体衬底突出并沿第一方向平行延伸。 栅电极在第二方向上跨过有源图案。 一个栅电极电连接到第一焊盘。 电极图案设置在与第一焊盘电连接的栅电极的一侧。 电极图案电连接到第二垫。 电极图案穿过有源图案。 每个测试结构中的电极图案和活性图案的重叠区域与其他测试结构中的电极图案和活动图案的重叠区域不同。
    • 14. 发明授权
    • Semiconductor device having test structure
    • 具有测试结构的半导体器件
    • US09082739B2
    • 2015-07-14
    • US14261513
    • 2014-04-25
    • SAMSUNG ELECTRONICS CO., LTD.
    • Ping Hsun SuYoonhae KimHwasung Rhee
    • H01L21/8234H01L21/66
    • H01L22/34
    • A semiconductor device is provided. First and second pads are electrically connected to a plurality of test structures. Each test structure includes an active region, active patterns, gate electrodes and an electrode pattern. The active region includes a rounded corner portion. The active patterns protrudes from the semiconductor substrate and extends in parallel in a first direction. The gate electrodes crosses over the active patterns in a second direction. One gate electrode is electrically connected to the first pad. The electrode pattern is disposed at a side of the gate electrode electrically connected to the first pad. The electrode pattern is electrically connected to the second pad. The electrode pattern crosses over the active patterns. An overlapping area of the electrode pattern and the active patterns in each test structure is different from an overlapping area of the electrode pattern and the active patterns in other test structures.
    • 提供半导体器件。 第一和第二焊盘电连接到多个测试结构。 每个测试结构包括有源区,有源图案,栅电极和电极图案。 活动区域包括圆角部分。 有源图案从半导体衬底突出并沿第一方向平行延伸。 栅电极在第二方向上跨过有源图案。 一个栅电极电连接到第一焊盘。 电极图案设置在与第一焊盘电连接的栅电极的一侧。 电极图案电连接到第二垫。 电极图案穿过有源图案。 每个测试结构中的电极图案和活性图案的重叠区域与其他测试结构中的电极图案和活动图案的重叠区域不同。