会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 23. 发明授权
    • LDMOS device with high-potential-biased isolation ring
    • LDMOS器件具有高电位偏置隔离环
    • US09508845B1
    • 2016-11-29
    • US14822122
    • 2015-08-10
    • Freescale Semiconductor, Inc.
    • Xin LinHongning YangJiang-Kai Zuo
    • H01L29/78H01L29/06H01L29/10H01L29/66
    • H01L29/66659H01L21/761H01L29/0619H01L29/0623H01L29/0634H01L29/1095H01L29/402H01L29/7835
    • An LDMOS device implements a substrate having a buried isolation layer, a first well region that incorporates two stacked sub-regions to provide a PN junction with a RESURF effect, and a second well region laterally offset from the first well region. A source region is formed in one of the well regions and a drain region is formed in the other well region. An extension region is disposed immediately adjacent to the first well region and laterally distal to the second well region. An extension biasing region is formed at least partially within the extension region, and is separated from the first well region by a portion of the extension region. One or more metallization structures electrically couple the extension biasing region to the one of the source/drain region in the second well region. A gate structure at least partially overlaps both well regions.
    • LDMOS器件实现具有掩埋隔离层的衬底,第一阱区域,其结合两个堆叠的子区域以提供具有RESURF效应的PN结,以及从第一阱区域横向偏移的第二阱区域。 在一个阱区中形成源极区,在另一个阱区中形成漏极区。 延伸区域紧邻第一井区域并且横向于第二井区域的横向设置。 延伸偏置区域至少部分地形成在延伸区域内,并且通过延伸区域的一部分与第一阱区域分离。 一个或多个金属化结构将延伸偏置区域电耦合到第二阱区域中的源极/漏极区域中的一个。 门结构至少部分地重叠两个阱区。
    • 26. 发明授权
    • Multiple axis rate sensor
    • 多轴速度传感器
    • US09506756B2
    • 2016-11-29
    • US13833290
    • 2013-03-15
    • FREESCALE SEMICONDUCTOR, INC.
    • Andrew C. McNeilYizhen Lin
    • G01C19/00G01C19/5712
    • G01C19/5712
    • A microelectromechanical systems (MEMS) device includes at least two rate sensors (20, 50) suspended above a substrate (30), and configured to oscillate parallel to a surface (40) of the substrate (30). Drive elements (156, 158) in communication with at least one of the rate sensors (20, 50) provide a drive signal (168) exhibiting a drive frequency. One or more coupling spring structures (80, 92, 104, 120) interconnect the rate sensors (20, 50). The coupling spring structures enable oscillation of the rate sensors (20, 50) in a drive direction dictated by the coupling spring structures. The drive direction for the rate sensors (20) is a rotational drive direction (43) associated with a first axis (28), and the drive direction for the rate sensors (50) is a translational drive direction (64) associated with a second axis (24, 26) that is perpendicular to the first axis (28).
    • 微机电系统(MEMS)装置包括悬置在衬底(30)上方的至少两个速率传感器(20,50),并且被配置为平行于衬底(30)的表面(40)振荡。 与速率传感器(20,50)中的至少一个通信的驱动元件(156,158)提供具有驱动频率的驱动信号(168)。 一个或多个耦合弹簧结构(80,92,104,120)互连速率传感器(20,50)。 联接弹簧结构使得速率传感器(20,50)在联接弹簧结构所规定的驱动方向上能够振荡。 速率传感器(20)的驱动方向是与第一轴线(28)相关联的旋转驱动方向(43),速率传感器(50)的驱动方向是与第二轴线(28)相关联的平移驱动方向 轴线(24,26),其垂直于第一轴线(28)。
    • 27. 发明授权
    • Differential line driver circuit and method therefor
    • 差分线路驱动电路及其方法
    • US09501443B2
    • 2016-11-22
    • US14403607
    • 2012-06-27
    • Matthijs Pardoen
    • Matthijs Pardoen
    • H03B1/00H03K3/00G06F13/40
    • G06F13/4072
    • A differential line driver circuit comprising a plurality of driver stages is described. Each driver stage is operably coupled to at least one output of the line driver circuit and arranged to receive at least one control signal and to drive at least one output signal on the at least one output of the line driver circuit in accordance with the at least one control signal received thereby. The line driver circuit further comprises at least one delay component arranged to receive the at least one control signal, and to sequentially propagate the at least one control signal to the driver stages with time delays between the propagation of the at least one control signal to sequentially adjacent driver stages. The delay component is arranged to sequentially propagate the at least one control signal to the driver stages such that such that the at least one control signal is propagated with at least one of: a progressively increasing time delay between sequentially adjacent driver stages; and a progressively decreasing time delay between sequentially adjacent driver stages.
    • 描述了包括多个驱动器级的差分线路驱动器电路。 每个驱动器级可操作地耦合到线路驱动器电路的至少一个输出,并且被布置为接收至少一个控制信号,并且至少根据至少一个驱动器电路驱动线驱动器电路的至少一个输出上的至少一个输出信号 由此接收一个控制信号。 线路驱动器电路还包括布置成接收至少一个控制信号的至少一个延迟部件,并且将至少一个控制信号顺序地传播到驱动器级,在至少一个控制信号传播到顺序之间具有时间延迟 相邻的驾驶员阶段。 延迟分量被布置为将至少一个控制信号顺序地传播到驱动器级,使得至少一个控制信号以下列中的至少一个传播:在顺序相邻的驱动级之间逐渐增加的时间延迟; 并且在顺序相邻的驾驶员阶段之间逐渐减小时间延迟。