会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 21. 发明授权
    • System and method of operating memory devices of mixed type
    • 操作混合型存储器件的系统和方法
    • US07925854B2
    • 2011-04-12
    • US11771241
    • 2007-06-29
    • HakJune OhHong Beom PyeonJin-Ki Kim
    • HakJune OhHong Beom PyeonJin-Ki Kim
    • G06F12/00
    • G06F13/4239G11C16/08G11C16/20G11C2216/30
    • A memory system architecture is provided in which a memory controller controls memory devices in a serial interconnection configuration. The memory controller has an output port for sending memory commands and an input port for receiving memory responses for those memory commands requisitioning such responses. Each memory device includes a memory, such as, for example, NAND-type flash memory, NOR-type flash memory, random access memory and static random access memory. Each memory command is specific to the memory type of a target memory device. A data path for the memory commands and the memory responses is provided by the interconnection. A given memory command traverses memory devices in order to reach its intended memory device of the serial interconnection configuration. Upon its receipt, the intended memory device executes the given memory command and, if appropriate, sends a memory response to a next memory device. The memory response is transferred to the memory controller.
    • 提供了存储器系统结构,其中存储器控制器控制串行互连配置中的存储器件。 存储器控制器具有用于发送存储器命令的输出端口和用于接收用于请求这样的响应的那些存储器命令的存储器响应的输入端口。 每个存储器件包括诸如NAND型闪存,NOR型闪速存储器,随机存取存储器和静态随机存取存储器之类的存储器。 每个存储器命令特定于目标存储器件的存储器类型。 存储器命令和存储器响应的数据路径由互连提供。 给定的存储器命令遍历存储器件以达到其串行互连配置的预期存储器件。 在其接收时,预期的存储器件执行给定的存储器命令,并且如果适当的话,向下一个存储器件发送存储器响应。 存储器响应被传送到存储器控制器。
    • 23. 发明授权
    • Modular command structure for memory and memory system
    • 内存和内存系统的模块化命令结构
    • US07904639B2
    • 2011-03-08
    • US11840692
    • 2007-08-17
    • Jin-Ki KimHakJune OhHong Beom Pyeon
    • Jin-Ki KimHakJune OhHong Beom Pyeon
    • G06F12/00
    • G11C7/1045G06F13/1678G11C7/10Y02D10/14
    • A system including a memory system and a memory controller is connected to a host system. The memory system has at least one memory device storing data. The controller translates the requests from the host system to one or more separatable commands interpretable by the at least one memory device. Each command has a modular structure including an address identifier for one of the at least one memory devices and a command identifier representing an operation to be performed by the one of the at least one memory devices. The at least one memory device and the controller are in a series-connection configuration for communication such that only one memory device is in communication with the controller for input into the memory system. The memory system can include a plurality of memory devices connected to a common bus.
    • 包括存储器系统和存储器控制器的系统连接到主机系统。 存储器系统具有存储数据的至少一个存储器件。 控制器将来自主机系统的请求转换成由至少一个存储设备可解释的一个或多个可分离命令。 每个命令具有模块化结构,其包括用于至少一个存储器设备中的一个的地址标识符和表示由至少一个存储器设备之一执行的操作的命令标识符。 至少一个存储器设备和控制器处于用于通信的串联连接配置中,使得仅一个存储器设备与控制器通信以输入到存储器系统中。 存储器系统可以包括连接到公共总线的多个存储器件。
    • 25. 发明申请
    • SEMICONDUCTOR MEMORY WITH MULTIPLE WORDLINE SELECTION
    • 具有多项WORDLINE选择的半导体存储器
    • US20110032784A1
    • 2011-02-10
    • US12564492
    • 2009-09-22
    • Hong-Beom PYEON
    • Hong-Beom PYEON
    • G11C8/08G11C7/00
    • G11C8/08G11C7/20
    • A semiconductor memory circuit, comprising: a memory array, the memory array including a plurality of wordlines each connected to a respective row of cells and a plurality of bitlines each connected to a respective column of cells. The semiconductor memory circuit also comprises at least one row decoder for selecting a group of wordlines within the plurality of wordlines; and a plurality of driver circuits for driving the plurality of bitlines respectively and setting the cells connected to the group of wordlines to a predetermined logic state. Also, a method for presetting at least part of a memory array, the memory array comprising a plurality of wordlines each connected to a respective row of cells. The method comprises selecting a group of wordlines within the plurality of wordlines; and simultaneously setting memory cells connected to the group of wordlines to a predetermined logic state.
    • 一种半导体存储器电路,包括:存储器阵列,所述存储器阵列包括各自连接到相应行单元的多个字线和多个位线,每个位线连接到相应的单元格列。 所述半导体存储器电路还包括用于选择所述多个字线内的一组字线的至少一个行解码器; 以及多个驱动电路,用于分别驱动多个位线,并将连接到该组字线的单元设置为预定的逻辑状态。 此外,一种用于预设存储器阵列的至少一部分的方法,所述存储器阵列包括多个字线,每个字线连接到相应的单元行。 该方法包括选择多个字线内的一组字线; 并且将连接到该字线组的存储单元同时设置为预定的逻辑状态。
    • 27. 发明申请
    • DATA FLOW CONTROL IN MULTIPLE INDEPENDENT PORT
    • 多个独立端口的数据流控制
    • US20100306569A1
    • 2010-12-02
    • US12851884
    • 2010-08-06
    • Hong Beom Pyeon
    • Hong Beom Pyeon
    • G06F1/04
    • G06F13/4291B60R1/0617
    • A system includes a memory controller and a plurality of memory devices connected in-series that communicate with the memory controller. Each of the memory devices has multiple independent serial ports for receiving and transmitting data. The memory controller a device address (DA) or ID number for designating a device that executes a command. Data contained in the command sent by the memory controller is captured by an individual link control circuit, in response to internally generated clock with appropriate latencies. The captured data is written into a corresponding memory bank. The data stored in one of a plurality of memory banks of one memory device is read in accordance with the addresses issued by the memory controller. The read data is propagated from the memory device through the series-connected memory devices to the memory controller.
    • 系统包括与存储器控制器通信的存储器控​​制器和串联连接的多个存储器件。 每个存储器件具有用于接收和发送数据的多个独立串行端口。 存储器控制器用于指定执行命令的设备的设备地址(DA)或ID号。 由存储器控制器发送的命令中包含的数据由单独的链路控制电路捕获,以响应具有适当延迟的内部生成的时钟。 捕获的数据被写入对应的存储体。 根据由存储器控制器发出的地址来读取存储在一个存储器件的多个存储器组之一中的数据。 读取的数据从存储器件通过串联连接的存储器件传播到存储器控制器。
    • 29. 发明授权
    • Power supplies in flash memory devices and systems
    • 闪存设备和系统中的电源
    • US07839689B2
    • 2010-11-23
    • US12115784
    • 2008-05-06
    • Hong Beom PyeonJin-Ki Kim
    • Hong Beom PyeonJin-Ki Kim
    • G11C16/04
    • G11C16/30G11C5/145G11C5/147H02M3/073
    • Power supplies in flash memory devices are disclosed. A first section of a flash memory device includes non-volatile memory for storing data. A second section of the flash memory device includes at least first and second pumping circuits. The first pumping circuit receives a first voltage and produces, at an output of the first pumping circuit, a second voltage at a second voltage level that is higher than the first voltage level. The second pumping circuit has an input coupled to the first pumping circuit output for cooperatively employing the first pumping circuit to pump up from a voltage greater than the first voltage to produce a third voltage at a third voltage level that is higher than the second voltage level.
    • 公开了闪存设备中的电源。 闪存器件的第一部分包括用于存储数据的非易失性存储器。 闪存器件的第二部分至少包括第一和第二泵浦电路。 第一泵送电路接收第一电压,并且在第一泵送电路的输出处产生高于第一电压电平的第二电压电平的第二电压。 第二泵浦电路具有耦合到第一泵浦电路输出的输入端,用于协同地采用第一泵浦电路从大于第一电压的电压泵浦,以产生高于第二电压电平的第三电压电平的第三电压 。
    • 30. 发明申请
    • APPARATUS AND METHOD FOR COMMUNICATING WITH SEMICONDUCTOR DEVICES OF A SERIAL INTERCONNECTION
    • 用于与串行互连的半导体器件通信的装置和方法
    • US20100268853A1
    • 2010-10-21
    • US12784238
    • 2010-05-20
    • HakJune OHHong Beom PyeonJin-Ki Kim
    • HakJune OHHong Beom PyeonJin-Ki Kim
    • G06F13/28G06F3/00
    • G11C7/10G06F13/1689
    • A system controller communicates with devices in a serial interconnection. The system controller sends a read command, a device address identifying a target device in the serial interconnection and a memory location. The target device responds to the read command to read data in the location identified by the memory location. Read data is provided as an output signal that is transmitted from a last device in the serial interconnection to a data receiver of the controller. The data receiver establishes acquisition instants relating to clocks in consideration of a total flow-through latency in the serial interconnection. Where each device has a clock synchronizer, a propagated clock signal through the serial interconnection is used for establishing the acquisition instants. The read data is latched in response to the established acquisition instants in consideration of the flow-through latency, valid data is latched in the data receiver.
    • 系统控制器与串行互连中的设备通信。 系统控制器发送读取命令,标识串行互连中的目标设备的设备地址和存储器位置。 目标设备响应读取命令以读取由存储器位置识别的位置中的数据。 读取数据被提供为从串行互连中的最后一个设备发送到控制器的数据接收器的输出信号。 考虑到串行互连中的总流通延迟,数据接收器建立与时钟有关的采集时刻。 在每个设备具有时钟同步器的情况下,通过串行互连的传播时钟信号用于建立采集时刻。 考虑到流通延迟,响应于建立的采集时刻来读取数据被锁存,有效数据被锁存在数据接收器中。