会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Advanced processor scheduling in a multithreaded system
    • 多线程系统中的高级处理器调度
    • US07984268B2
    • 2011-07-19
    • US10898007
    • 2004-07-23
    • David T. HassAbbas Rashid
    • David T. HassAbbas Rashid
    • G06F9/30
    • H04L49/00G06F12/0813H04L49/90
    • An advanced processor comprises a plurality of multithreaded processor cores each having a data cache and instruction cache. A data switch interconnect is coupled to each of the processor cores and configured to pass information among the processor cores. A messaging network is coupled to each of the processor cores and a plurality of communication ports. In one aspect of an embodiment of the invention, the data switch interconnect is coupled to each of the processor cores by its respective data cache, and the messaging network is coupled to each of the processor cores by its respective message station. Advantages of the invention include the ability to provide high bandwidth communications between computer systems and memory in an efficient and cost-effective manner.
    • 高级处理器包括多个具有数据高速缓存和指令高速缓存的多线程处理器核心。 数据交换机互连耦合到每个处理器核并被配置为在处理器核之间传递信息。 消息传递网络耦合到每个处理器核和多个通信端口。 在本发明的实施例的一个方面,数据交换机互连通过其各自的数据高速缓存与每个处理器核心耦合,并且消息传递网络通过其相应的消息站耦合到每个处理器核心。 本发明的优点包括以有效和成本有效的方式在计算机系统和存储器之间提供高带宽通信的能力。
    • 2. 发明授权
    • Advanced processor with scheme for optimal packet flow in a multi-processor system on a chip
    • 高级处理器,具有芯片上多处理器系统中最优分组流的方案
    • US07467243B2
    • 2008-12-16
    • US10930186
    • 2004-08-31
    • Abbas RashidDavid T. Hass
    • Abbas RashidDavid T. Hass
    • G05B19/408G06F15/16
    • H04L49/00G06F12/0813H04L49/109
    • An advanced processor comprises a plurality of multithreaded processor cores each having a data cache and instruction cache. A data switch interconnect is coupled to each of the processor cores and configured to pass information among the processor cores. A messaging network is coupled to each of the processor cores and a plurality of communication ports. In one aspect of an embodiment of the invention, the data switch interconnect is coupled to each of the processor cores by its respective data cache, and the messaging network is coupled to each of the processor cores by its respective message station. Advantages of the invention include the ability to provide high bandwidth communications between computer systems and memory in an efficient and cost-effective manner.
    • 高级处理器包括多个具有数据高速缓存和指令高速缓存的多线程处理器核心。 数据交换机互连耦合到每个处理器核并被配置为在处理器核之间传递信息。 消息传递网络耦合到每个处理器核和多个通信端口。 在本发明的实施例的一个方面,数据交换机互连通过其各自的数据高速缓存与每个处理器核心耦合,并且消息传递网络通过其相应的消息站耦合到每个处理器核心。 本发明的优点包括以有效和成本有效的方式在计算机系统和存储器之间提供高带宽通信的能力。
    • 5. 发明授权
    • Cross-bar switch supporting implicit multicast addressing
    • 交叉开关支持隐式组播寻址
    • US07065090B2
    • 2006-06-20
    • US10036603
    • 2001-12-21
    • Abbas RashidNazar ZaidiMark Bryers
    • Abbas RashidNazar ZaidiMark Bryers
    • H04L12/56H04L12/28
    • H04L49/102H04L12/42H04L41/0896H04L49/101H04L49/201H04L49/205H04L49/25H04L49/3018
    • A cross-bar switch includes a set of input ports and a set of sink ports in communication with the input ports. The input ports receive packets, which are snooped by the sink ports. The cross-bar switch also includes a set of port address tables. Each port address table is adapted to store data identifying a plurality of destinations supported by a sink port. For example, a first port address table is adapted to identify a plurality of destinations supported by a first sink port in the set of sink ports. When determining whether to accept a packet, a sink port considers whether the packet's destination is identified in the sink port's port address table. By supporting multiple destinations, a port address table implicitly facilitates a sink port's multicast operation.
    • 交叉开关包括一组输入端口和一组与输入端口通信的端口端口。 输入端口接收由接收端口窥探的数据包。 交叉开关还包括一组端口地址表。 每个端口地址表适于存储识别由宿端口支持的多个目的地的数据。 例如,第一端口地址表适于识别由该汇聚端口集合中的第一宿端口支持的多个目的地。 在确定是否接受数据包时,宿端口会考虑数据包的目的地是否在接收端口的端口地址表中被识别。 通过支持多个目的地,端口地址表隐式地有助于汇聚端口的多播操作。
    • 6. 发明申请
    • Advanced processor with scheme for optimal packet flow in a multi-processor system on a chip
    • 高级处理器,具有芯片上多处理器系统中最优分组流的方案
    • US20050086361A1
    • 2005-04-21
    • US10930186
    • 2004-08-31
    • Abbas RashidDavid Hass
    • Abbas RashidDavid Hass
    • G06F12/08H04L12/56G06F15/16
    • H04L49/00G06F12/0813H04L49/109
    • An advanced processor comprises a plurality of multithreaded processor cores each having a data cache and instruction cache. A data switch interconnect is coupled to each of the processor cores and configured to pass information among the processor cores. A messaging network is coupled to each of the processor cores and a plurality of communication ports. In one aspect of an embodiment of the invention, the data switch interconnect is coupled to each of the processor cores by its respective data cache, and the messaging network is coupled to each of the processor cores by its respective message station. Advantages of the invention include the ability to provide high bandwidth communications between computer systems and memory in an efficient and cost-effective manner.
    • 高级处理器包括多个具有数据高速缓存和指令高速缓存的多线程处理器核心。 数据交换机互连耦合到每个处理器核并被配置为在处理器核之间传递信息。 消息传递网络耦合到每个处理器核和多个通信端口。 在本发明的实施例的一个方面,数据交换机互连通过其各自的数据高速缓存与每个处理器核心耦合,并且消息传递网络通过其相应的消息站耦合到每个处理器核心。 本发明的优点包括以有效和成本有效的方式在计算机系统和存储器之间提供高带宽通信的能力。
    • 7. 发明申请
    • Advanced processor with interfacing messaging network to a CPU
    • 高级处理器,将消息传递网络连接到CPU
    • US20050044308A1
    • 2005-02-24
    • US10930937
    • 2004-08-31
    • Abbas RashidDavid Hass
    • Abbas RashidDavid Hass
    • G06F12/08H04L12/56H04J3/12G06F12/00
    • H04L49/00G06F12/0813H04L49/109
    • An advanced processor comprises a plurality of multithreaded processor cores each having a data cache and instruction cache. A data switch interconnect is coupled to each of the processor cores and configured to pass information among the processor cores. A messaging network is coupled to each of the processor cores and a plurality of communication ports. In one aspect of an embodiment of the invention, the data switch interconnect is coupled to each of the processor cores by its respective data cache, and the messaging network is coupled to each of the processor cores by its respective message station. Advantages of the invention include the ability to provide high bandwidth communications between computer systems and memory in an efficient and cost-effective manner.
    • 高级处理器包括多个具有数据高速缓存和指令高速缓存的多线程处理器核心。 数据交换机互连耦合到每个处理器核并被配置为在处理器核之间传递信息。 消息传递网络耦合到每个处理器核和多个通信端口。 在本发明的实施例的一个方面,数据交换机互连通过其各自的数据高速缓存与每个处理器核心耦合,并且消息传递网络通过其相应的消息站耦合到每个处理器核心。 本发明的优点包括以有效和成本有效的方式在计算机系统和存储器之间提供高带宽通信的能力。
    • 8. 发明申请
    • Advanced processor with interrupt delivery mechanism for multi-threaded multi-CPU system on a chip
    • 先进的处理器,具有中断传输机制,适用于多线程多CPU系统的芯片
    • US20050033889A1
    • 2005-02-10
    • US10931003
    • 2004-08-31
    • David HassAbbas Rashid
    • David HassAbbas Rashid
    • G06F12/08H04L12/56G06F13/24
    • H04L49/00G06F12/0813H04L49/109H04L69/321
    • An advanced processor comprises a plurality of multithreaded processor cores each having a data cache and instruction cache. A data switch interconnect is coupled to each of the processor cores and configured to pass information among the processor cores. A messaging network is coupled to each of the processor cores and a plurality of communication ports. In one aspect of an embodiment of the invention, the data switch interconnect is coupled to each of the processor cores by its respective data cache, and the messaging network is coupled to each of the processor cores by its respective message station. Advantages of the invention include the ability to provide high bandwidth communications between computer systems and memory in an efficient and cost-effective manner.
    • 高级处理器包括多个具有数据高速缓存和指令高速缓存的多线程处理器核心。 数据交换机互连耦合到每个处理器核并被配置为在处理器核之间传递信息。 消息传递网络耦合到每个处理器核和多个通信端口。 在本发明的实施例的一个方面,数据交换机互连通过其各自的数据高速缓存与每个处理器核心耦合,并且消息传递网络通过其相应的消息站耦合到每个处理器核心。 本发明的优点包括以有效和成本有效的方式在计算机系统和存储器之间提供高带宽通信的能力。
    • 10. 发明申请
    • ADVANCED PROCESSOR SCHEDULING IN A MULTITHREADED SYSTEM
    • 高级处理器调度在多个系统中
    • US20110225398A1
    • 2011-09-15
    • US13115012
    • 2011-05-24
    • David T. HassAbbas Rashid
    • David T. HassAbbas Rashid
    • G06F9/312
    • H04L49/00G06F12/0813H04L49/90
    • An advanced processor comprises a plurality of multithreaded processor cores each having a data cache and instruction cache. A data switch interconnect is coupled to each of the processor cores and configured to pass information among the processor cores. A messaging network is coupled to each of the processor cores and a plurality of communication ports. In one aspect of an embodiment of the invention, the data switch interconnect is coupled to each of the processor cores by its respective data cache, and the messaging network is coupled to each of the processor cores by its respective message station. Advantages of the invention include the ability to provide high bandwidth communications between computer systems and memory in an efficient and cost-effective manner.
    • 高级处理器包括多个具有数据高速缓存和指令高速缓存的多线程处理器核心。 数据交换机互连耦合到每个处理器核并被配置为在处理器核之间传递信息。 消息传递网络耦合到每个处理器核和多个通信端口。 在本发明的实施例的一个方面,数据交换机互连通过其各自的数据高速缓存与每个处理器核心耦合,并且消息传递网络通过其相应的消息站耦合到每个处理器核心。 本发明的优点包括以有效和成本有效的方式在计算机系统和存储器之间提供高带宽通信的能力。