会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明申请
    • SEMICONDUCTOR DEVICE HAVING A REDUCED FUSE THICKNESS AND METHOD FOR MANUFACTURING THE SAME
    • 具有减小的熔丝厚度的半导体器件及其制造方法
    • US20090267180A1
    • 2009-10-29
    • US12245318
    • 2008-10-03
    • Jun Ki KIM
    • Jun Ki KIM
    • H01L21/768H01L23/525
    • H01L23/5258H01L2924/0002H01L2924/00
    • A semiconductor device that has a reduced fuse thickness without compromising the bondability of an associated pad and a method for manufacturing the same is described. The semiconductor device includes a pad and a fuse formed on a planar level. The pad and fuse are formed using a metal according to the metal used for the planar level on which the pad and fuse are formed. The pad is formed such that the center portion of the pad is positioned lower than that of the fuse. During the opening of the pad, the thickness of the fuse is reduced without reducing the thickness of the pad. A subsequent repair process can then be easily performed on the fuse having the reduced thickness without degrading the bondability of the pad.
    • 描述了具有减小的熔丝厚度而不损害相关焊盘的可焊接性的半导体器件及其制造方法。 半导体器件包括形成在平面级上的焊盘和熔丝。 焊盘和熔丝使用根据用于形成焊盘和熔丝的平面级的金属的金属形成。 焊盘形成为使得焊盘的中心部分定位成低于保险丝的中心部分。 在焊盘打开期间,熔丝的厚度减小而不减小焊盘的厚度。 然后可以容易地对具有减小的厚度的熔丝执行随后的修复过程,而不降低焊盘的可焊接性。
    • 7. 发明申请
    • Transistor and method for fabricating the same
    • 晶体管及其制造方法
    • US20060273381A1
    • 2006-12-07
    • US11157999
    • 2005-06-21
    • Jun Ki KimSoo Hyun KimHyun Chul SohnSe Aug Jang
    • Jun Ki KimSoo Hyun KimHyun Chul SohnSe Aug Jang
    • H01L29/94
    • H01L29/66795H01L27/10876H01L27/10879H01L29/7853
    • Disclosed are a transistor and a method for fabricating the same capable of increasing a threshold voltage and a driving current of the transistor. The method includes the steps of forming a first etch mask on a silicon substrate, forming a trench by etching the exposed isolation area, forming a first insulation layer in the trench and the first etch mask, forming a second insulation layer on the first insulation layer, removing the second insulation layer and the first insulation layer until the first etch mask is exposed, forming a trench type isolation layer on the isolation area, forming a second etch mask on an entire surface of the silicon substrate, etching the exposed channel area, performing an etching process with respect to a resultant substrate structure, and forming a gate in the recess.
    • 公开了一种晶体管及其制造方法,其能够增加晶体管的阈值电压和驱动电流。 该方法包括以下步骤:在硅衬底上形成第一蚀刻掩模,通过蚀刻暴露的隔离区域形成沟槽,在沟槽中形成第一绝缘层和第一蚀刻掩模,在第一绝缘层上形成第二绝缘层 去除所述第二绝缘层和所述第一绝缘层直到所述第一蚀刻掩模被暴露,在所述隔离区域上形成沟槽型隔离层,在所述硅衬底的整个表面上形成第二蚀刻掩模,蚀刻所述暴露的沟道区域, 对所得基板结构进行蚀刻处理,以及在所述凹部中形成栅极。
    • 8. 发明授权
    • Method for forming a wiring metal layer in a semiconductor device
    • 在半导体器件中形成布线金属层的方法
    • US5804501A
    • 1998-09-08
    • US910037
    • 1997-08-12
    • Jun Ki Kim
    • Jun Ki Kim
    • H01L21/285H01L21/3205H01L21/768H01L23/52H01L23/522H01L27/04H01L21/28
    • H01L21/76877
    • A method for forming a wiring layer for a semiconductor device is disclosed. During the formation of a VLSI-scale device having a contact hole with a large aspect ratio, metal layers are filled into the contact hole without spatial discontinuities, and a first wiring metal deposition process is carried out by applying a chemical vapor deposition (CVD) process. Compared with a conventional method, even if a thin film of aluminum is deposited, the wiring metal film can be deposited into the contact hole without spatial discontinuities. The upper opening of the contact hole may remain wide after deposition of the first wiring layer, and the wiring metal atoms may easily move into the contact hole upon reaching the wafer during a second wiring metal deposition. The disclosed invention may provide for superior wiring metal filling characteristics as compared with conventional methods. Further, the first wiring metal deposition may be carried out within a short period of time as compared with the conventional method, and the productivity may be improved.
    • 公开了一种用于形成半导体器件的布线层的方法。 在形成具有大纵横比的接触孔的VLSI标尺装置的过程中,将金属层填充到接触孔中而没有空间不连续性,并且通过施加化学气相沉积(CVD)来进行第一布线金属沉积工艺, 处理。 与常规方法相比,即使沉积铝薄膜,也可以将布线金属膜沉积到接触孔中而没有空间不连续性。 在第一布线层沉积之后,接触孔的上开口可以保持宽,并且布线金属原子在第二布线金属沉积期间到达晶片时容易移动到接触孔中。 所公开的发明可以提供与常规方法相比优异的布线金属填充特性。 此外,与常规方法相比,第一布线金属沉积可以在短时间内进行,并且可以提高生产率。
    • 10. 发明申请
    • METHOD FOR MANUFACTURING VERTICAL TRANSISTOR HAVING ONE SIDE CONTACT
    • 用于制造具有单面接触的垂直晶体管的方法
    • US20120135573A1
    • 2012-05-31
    • US13160689
    • 2011-06-15
    • Jun Ki KIM
    • Jun Ki KIM
    • H01L21/336
    • H01L29/0847H01L21/2257H01L27/10873H01L27/10885H01L29/41741H01L29/66666H01L29/7827
    • A method for manufacturing a vertical transistor having a one side contact includes: forming separate active regions using trenches, on a semiconductor substrate, the active regions having first and second side surfaces facing the trenches; forming a first liner on the first and second side surfaces; forming a second liner which exposes a lower portion of the first liner on the first side surface; forming a third liner covering the portion of the first layer exposed by the second liner; forming a sacrifice layer on the third liner to fill the trench; forming an etch barrier to selectively expose upper end portions of the first to third liners positioned adjacent to the first side surface; selectively removing the third liner not covered by the etch barrier to expose a portion of the first liner not covered by the second liner; selectively removing the exposed portion of the first liner to expose a lower portion of the first side surface; and forming a buried bit line contacted with the exposed portion of the first side surface.
    • 一种用于制造具有一侧触点的垂直晶体管的方法包括:在半导体衬底上形成具有沟槽的分离的有源区,所述有源区具有面向沟槽的第一和第二侧表面; 在所述第一和第二侧表面上形成第一衬垫; 形成在所述第一侧表面上暴露所述第一衬垫的下部的第二衬垫; 形成覆盖由第二衬套暴露的第一层的部分的第三衬垫; 在第三衬垫上形成牺牲层以填充沟槽; 形成蚀刻阻挡层以选择性地暴露位于邻近第一侧表面的第一至第三衬垫的上端部分; 选择性地移除未被蚀刻阻挡层覆盖的第三衬垫,以暴露未被第二衬垫覆盖的第一衬垫的一部分; 选择性地去除所述第一衬里的暴露部分以暴露所述第一侧表面的下部; 以及形成与所述第一侧表面的暴露部分接触的掩埋位线。