会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • SEMICONDUCTOR DEVICE
    • 半导体器件
    • US20090140264A1
    • 2009-06-04
    • US12325377
    • 2008-12-01
    • Tetsuya HayashiMasakatsu HoshiHideaki TanakaShigeharu Yamagami
    • Tetsuya HayashiMasakatsu HoshiHideaki TanakaShigeharu Yamagami
    • H01L29/24H01L29/78
    • H01L29/0847H01L29/0623H01L29/0642H01L29/0646H01L29/0649H01L29/0696H01L29/1608H01L29/267H01L29/7828
    • A hetero semiconductor corner region, which is a current-concentration relief region that keeps a reverse bias current from concentrating on the convex corner, is arranged in a hetero semiconductor region. Thereby, a current concentration on the convex corner can be prevented. As a result, an interrupting performance can be improved at the time of interruption, and at the same time, the generation of the hot spot where in a specific portion is prevented at the time of conduction to suppress deterioration in a specific portion, thereby ensuring a long-term reliability. Further, when the semiconductor chip is used in an L load circuit or the like, for example, at the time of conduction or during a transient response time to the interrupted state, in an index such as a short resistant load amount and an avalanche resistant amount, which are indexes of a breakdown tolerance when overcurrent or overvoltage occurs, the current concentration on a specific portion can be prevented, and thus, these breakdown tolerances can also be improved.
    • 作为将反向偏置电流保持集中在凸角上的电流 - 浓度释放区域的异质半导体角区域设置在异质半导体区域中。 由此,可以防止凸角上的电流集中。 结果,在中断时可以提高中断性能,同时,在导通时防止特定部位的热点的产生,抑制特定部分的劣化,从而确保 长期可靠。 此外,例如在导通时或半导体芯片用于L负载电路等时,例如,在短时间响应时间到中断状态时,以诸如短路负载量和雪崩阻抗的指标 量是当发生过电流或过电压时的击穿容限的指标,可以防止特定部分上的电流浓度,因此也可以提高这些击穿公差。
    • 5. 发明授权
    • Method of manufacturing semiconductor device
    • 制造半导体器件的方法
    • US07476590B2
    • 2009-01-13
    • US11231799
    • 2005-09-22
    • Tetsuya HayashiMasakatsu HoshiYoshio ShimoidaHideaki Tanaka
    • Tetsuya HayashiMasakatsu HoshiYoshio ShimoidaHideaki Tanaka
    • H01L21/336
    • H01L29/7828H01L29/1608H01L29/267H01L29/66068H01L29/7827
    • A method of manufacturing a semiconductor device having: forming a hetero semiconductor layer on at least the major surface of the semiconductor substrate body of a first conductivity type; etching the hetero semiconductor layer selectively by use of a mask layer having openings in way that the hetero semiconductor layer remains to be not etched with a predetermined thickness; oxidizing an exposed parts of the hetero semiconductor layer; forming the hetero semiconductor region by etching a oxidized film formed in the oxidizing; and forming the gate insulating film in a way that the gate insulating film makes an intimate contact with the hetero semiconductor region and the semiconductor substrate body. The bandgap of the hetero semiconductor layer is different from that of the semiconductor substrate body. The gate electrode is arranged in a junction part between the hetero semiconductor region and the semiconductor substrate body with the gate insulating film interposed between the gate electrode and the junction part.
    • 一种制造半导体器件的方法,其特征在于:在至少在第一导电类型的半导体衬底主体的主表面上形成杂半导体层; 通过使用具有开口的掩模层选择性地蚀刻异质半导体层,使得异质半导体层保持不被预定厚度蚀刻; 氧化杂半导体层的暴露部分; 通过蚀刻氧化膜形成的氧化膜来形成异质半导体区域; 以及栅极绝缘膜与异质半导体区域和半导体衬底本体紧密接触的方式形成栅极绝缘膜。 异质半导体层的带隙与半导体衬底本体的带隙不同。 栅电极配置在异质半导体区域和半导体衬底本体之间的接合部分中,栅极绝缘膜介于栅电极和接合部分之间。