会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Data flow control within and between DMA channels
    • DMA通道内和之间的数据流控制
    • US08443118B2
    • 2013-05-14
    • US13563127
    • 2012-07-31
    • Dominic GoMark D. HayterPuneet Kumar
    • Dominic GoMark D. HayterPuneet Kumar
    • G06F13/28
    • G06F13/28
    • In one embodiment, a direct memory access (DMA) controller comprises a transmit circuit and a data flow control circuit coupled to the transmit circuit. The transmit circuit is configured to perform DMA transfers, each DMA transfer described by a DMA descriptor stored in a data structure in memory. There is a data structure for each DMA channel that is in use. The data flow control circuit is configured to control the transmit circuit's processing of DMA descriptors for each DMA channel responsive to data flow control data in the DMA descriptors in the corresponding data structure.
    • 在一个实施例中,直接存储器访问(DMA)控制器包括耦合到发射电路的发射电路和数据流控制电路。 发送电路被配置为执行DMA传输,每个DMA传输由存储在存储器中的数据结构中的DMA描述符描述。 每个正在使用的DMA通道都有一个数据结构。 数据流控制电路被配置为响应于对应数据结构中的DMA描述符中的数据流控制数据来控制发送电路对每个DMA通道的DMA描述符的处理。
    • 6. 发明授权
    • Data flow control within and between DMA channels
    • DMA通道内和之间的数据流控制
    • US08266338B2
    • 2012-09-11
    • US13276537
    • 2011-10-19
    • Dominic GoMark D. HayterPuneet Kumar
    • Dominic GoMark D. HayterPuneet Kumar
    • G06F13/28
    • G06F13/28
    • In one embodiment, a direct memory access (DMA) controller comprises a transmit circuit and a data flow control circuit coupled to the transmit circuit. The transmit circuit is configured to perform DMA transfers, each DMA transfer described by a DMA descriptor stored in a data structure in memory. There is a data structure for each DMA channel that is in use. The data flow control circuit is configured to control the transmit circuit's processing of DMA descriptors for each DMA channel responsive to data flow control data in the DMA descriptors in the corresponding data structure.
    • 在一个实施例中,直接存储器访问(DMA)控制器包括耦合到发射电路的发射电路和数据流控制电路。 发送电路被配置为执行DMA传输,每个DMA传输由存储在存储器中的数据结构中的DMA描述符描述。 每个正在使用的DMA通道都有一个数据结构。 数据流控制电路被配置为响应于对应数据结构中的DMA描述符中的数据流控制数据来控制发送电路对每个DMA通道的DMA描述符的处理。
    • 7. 发明申请
    • Unified DMA
    • 统一DMA
    • US20120233360A1
    • 2012-09-13
    • US13474373
    • 2012-05-17
    • Dominic GoMark D. HayterZongjian ChenRuchi Wadhawan
    • Dominic GoMark D. HayterZongjian ChenRuchi Wadhawan
    • G06F13/28
    • G06F13/28
    • In one embodiment, an apparatus comprises a first interface circuit, a direct memory access (DMA) controller coupled to the first interface circuit, and a host coupled to the DMA controller. The first interface circuit is configured to communicate on an interface according to a protocol. The host comprises at least one address space mapped, at least in part, to a plurality of memory locations in a memory system of the host. The DMA controller is configured to perform DMA transfers between the first interface circuit and the address space, and the DMA controller is further configured to perform DMA transfers between a first plurality of the plurality of memory locations and a second plurality of the plurality of memory locations.
    • 在一个实施例中,装置包括耦合到第一接口电路的第一接口电路,直接存储器访问(DMA)控制器和耦合到DMA控制器的主机。 第一接口电路被配置为根据协议在接口上进行通信。 主机包括至少部分地映射到主机的存储器系统中的多个存储器位置的至少一个地址空间。 DMA控制器被配置为在第一接口电路和地址空间之间执行DMA传输,并且DMA控制器还被配置为在第一多个多个存储器位置和第二多个多个存储器位置之间执行DMA传输 。
    • 8. 发明授权
    • Method and apparatus for generating secure DAM transfers
    • 用于生成安全DAM传输的方法和装置
    • US08028103B2
    • 2011-09-27
    • US12564610
    • 2009-09-22
    • Dominic GoMark D. HayterZongjian ChenWeichun Ku
    • Dominic GoMark D. HayterZongjian ChenWeichun Ku
    • G06F3/00G06F13/28
    • G06F13/28
    • In one embodiment, a direct memory access (DMA) controller comprises a transmit control circuit, an offload engine, and a receive control circuit. The transmit control circuit is configured to read first DMA data from an address space in a host. Coupled to receive the first DMA data from the transmit control circuit, the offload engine is configured to perform at least a first operation on the first DMA data to produce a result. The offload engine is configured to at least start performing the first operation during a DMA transfer that provides the first DMA data to the offload engine. Coupled to the offload engine to receive the result, the receive control circuit is configured to write the result to the address space in the host according to a DMA descriptor data structure that describes the DMA transfer.
    • 在一个实施例中,直接存储器访问(DMA)控制器包括发射控制电路,卸载引擎和接收控制电路。 发送控制电路被配置为从主机中的地址空间读取第一DMA数据。 耦合以从发送控制电路接收第一DMA数据,卸载引擎被配置为对第一DMA数据执行至少第一操作以产生结果。 卸载引擎被配置为在向卸载引擎提供第一DMA数据的DMA传送期间至少开始执行第一操作。 耦合到卸载引擎以接收结果,接收控制电路被配置为根据描述DMA传输的DMA描述符数据结构将结果写入主机中的地址空间。
    • 9. 发明授权
    • Network direct memory access
    • 网络直接内存访问
    • US07836220B2
    • 2010-11-16
    • US11505736
    • 2006-08-17
    • Shailendra S. DesaiMark D. HayterDominic Go
    • Shailendra S. DesaiMark D. HayterDominic Go
    • G06F13/28G06F15/16G06F15/167
    • H04L49/35H04L49/109H04L49/352H04L69/324
    • In one embodiment, a system comprises at least a first node and a second node coupled to a network. The second node comprises a local memory and a direct memory access (DMA) controller coupled to the local memory. The first node is configured to transmit at least a first packet to the second node to access data in the local memory and at least one other packet that is not coded to access the local memory. The second node is configured to capture the packet from a data link layer of a protocol stack, and wherein the DMA controller is configured to perform one more transfers with the local memory to access the data specified by the first packet responsive to the first packet received from the data link layer. The second node is configured to process the other packet to a top of the protocol stack.
    • 在一个实施例中,系统包括耦合到网络的至少第一节点和第二节点。 第二节点包括本地存储器和耦合到本地存储器的直接存储器访问(DMA)控制器。 第一节点被配置为将至少第一分组发送到第二节点以访问本地存储器中的数据和至少一个未被编码以访问本地存储器的其他分组。 第二节点被配置为从协议栈的数据链路层捕获分组,并且其中DMA控制器被配置为执行与本地存储器的一次或多次传输,以响应于第一分组访问由第一分组指定的数据 从数据链路层接收。 第二个节点被配置为将另一个分组处理到协议栈的顶部。
    • 10. 发明授权
    • DMA controller configured to process control descriptors and transfer descriptors
    • DMA控制器配置为处理控制描述符和传输描述符
    • US07680963B2
    • 2010-03-16
    • US11682065
    • 2007-03-05
    • Dominic GoMark D. HayterZongjian ChenRuchi Wadhawan
    • Dominic GoMark D. HayterZongjian ChenRuchi Wadhawan
    • G06F3/00G06F13/28
    • G06F13/28
    • In one embodiment, an apparatus comprises a first interface circuit, a direct memory access (DMA) controller coupled to the first interface circuit, and a host coupled to the DMA controller. The first interface circuit is configured to communicate on an interface according to a protocol. The host comprises at least one address space mapped, at least in part, to a plurality of memory locations in a memory system of the host. The DMA controller is configured to perform DMA transfers between the first interface circuit and the address space, and the DMA controller is further configured to perform DMA transfers between a first plurality of the plurality of memory locations and a second plurality of the plurality of memory locations.
    • 在一个实施例中,装置包括耦合到第一接口电路的第一接口电路,直接存储器访问(DMA)控制器和耦合到DMA控制器的主机。 第一接口电路被配置为根据协议在接口上进行通信。 主机包括至少部分地映射到主机的存储器系统中的多个存储器位置的至少一个地址空间。 DMA控制器被配置为在第一接口电路和地址空间之间执行DMA传输,并且DMA控制器还被配置为在第一多个多个存储器位置和第二多个多个存储器位置之间执行DMA传输 。