会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Enhancing MOSFET performance with corner stresses of STI
    • 通过STI拐角应力增强MOSFET性能
    • US09356025B2
    • 2016-05-31
    • US14348579
    • 2012-03-29
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • H01L27/092H01L29/78H01L21/8238H01L21/762H01L29/66
    • H01L27/092H01L21/76224H01L21/823807H01L21/823878H01L29/66575H01L29/7846
    • The present invention relates to enhancing MOSFET performance with the corner stresses of STI. A method of manufacturing a MOS device comprises the steps of: providing a semiconductor substrate; forming trenches on the semiconductor substrate and at least a pMOS region and at least an nMOS region surrounded by the trenches; filling the trenches with a dielectric material having a stress; removing at least the dielectric material having a stress in the trenches which is adjacent to a position where a channel is to be formed on each of the pMOS and nMOS regions so as to form exposed regions; filling the exposed regions with a insulating material; and forming pMOS and nMOS devices on the pMOS region and the nMOS region, respectively, wherein each of the pMOS and nMOS devices comprises a channel, a gate formed above the channel, and a source and a drain formed at both sides of the channel; wherein in a channel length direction, the boundary of each exposed region is substantially aligned with the boundary of the position of the channel, or the boundary of each exposed region extends along the channel length direction to be aligned with the boundary of corresponding pMOS or nMOS region.
    • 本发明涉及利用STI的拐角应力来增强MOSFET的性能。 一种制造MOS器件的方法包括以下步骤:提供半导体衬底; 在所述半导体衬底和至少一个pMOS区域和由所述沟槽包围的至少nMOS区域中形成沟槽; 用具有应力的介电材料填充沟槽; 至少去除在沟道中具有应力的介电材料,所述沟槽邻近要在pMOS和nMOS区域中的每一个上形成沟道的位置,以形成暴露区域; 用绝缘材料填充暴露的区域; 以及分别在pMOS区域和nMOS区域上形成pMOS和nMOS器件,其中pMOS和nMOS器件中的每一个包括沟道,形成在沟道上方的栅极以及形成在沟道两侧的源极和漏极; 其中在通道长度方向上,每个曝光区域的边界基本上与通道位置的边界对齐,或者每个曝光​​区域的边界沿着沟道长度方向延伸以与对应的pMOS或nMOS的边界对准 地区。
    • 2. 发明授权
    • Semiconductor device with a common back gate isolation region and method for manufacturing the same
    • 具有公共背栅隔离区的半导体器件及其制造方法
    • US09054221B2
    • 2015-06-09
    • US13510807
    • 2011-11-18
    • Huilong ZhuQingqing LiangZhijiong LuoHaizhou Yin
    • Huilong ZhuQingqing LiangZhijiong LuoHaizhou Yin
    • H01L27/088H01L21/336H01L21/84H01L27/12
    • H01L21/84H01L27/1203
    • The present disclosure provides a semiconductor device and a method for manufacturing the same. The semiconductor device comprises: an SOI wafer comprising a semiconductor substrate, a buried insulation layer, and a semiconductor layer, wherein the buried insulation layer is disposed on the semiconductor substrate, and the semiconductor layer is disposed on the buried insulation layer; a plurality of MOSFETs being formed adjacently to each other in the SOI wafer, wherein each of the MOSFETs comprises a respective backgate being formed in the semiconductor substrate; and a plurality of shallow trench isolations, each of which being formed between respective adjacent MOSFETs to isolate the respective adjacent MOSFETs from each other, wherein the respective adjacent MOSFETs share a common backgate isolation region under and in direct contact with the respective backgate in the semiconductor substrate, and a PNP junction or an NPN junction is formed by the common backgate isolation region and the respective backgate of the respective adjacent MOSFETs. According to the present disclosure, respective backgates of two adjacent MOSFETs are isolated from each other by the shallow trench isolation. Furthermore, the two adjacent MOSFETs are also isolated from each other by the PNP or NPN junction formed by the respective backgates of the two adjacent MOSFETs and the common backgate isolation. As a result, this device structure has a better insulation effect over the prior art MOSFET and it greatly reduces the possibility of breakthrough.
    • 本发明提供一种半导体器件及其制造方法。 半导体器件包括:SOI晶片,其包括半导体衬底,掩埋绝缘层和半导体层,其中所述掩埋绝缘层设置在所述半导体衬底上,并且所述半导体层设置在所述掩埋绝缘层上; 在SOI晶片中彼此相邻形成的多个MOSFET,其中每个MOSFET包括形成在半导体衬底中的相应后栅; 以及多个浅沟槽隔离,其中每一个均形成在各个相邻的MOSFET之间,以将各个相邻的MOSFET彼此隔离,其中相应的相邻MOSFET在半导体内部和相应的后栅极直接接触并与之直接接触。 衬底,并且PNP结或NPN结由公共背栅隔离区和相应的相邻MOSFET的相应背栅形成。 根据本公开,两个相邻MOSFET的相应背板通过浅沟槽隔离彼此隔离。 此外,两个相邻的MOSFET也通过由两个相邻MOSFET的相应后沿和公共背栅隔离形成的PNP或NPN结彼此隔离。 结果,该器件结构具有比现有技术的MOSFET更好的绝缘效果,并且大大降低了突破的可能性。
    • 4. 发明授权
    • MOSFET formed on an SOI wafer with a back gate
    • 在具有背栅的SOI晶片上形成MOSFET
    • US08952453B2
    • 2015-02-10
    • US13580053
    • 2011-11-18
    • Huilong ZhuQingqing LiangHaizhou YinZhijiong Luo
    • Huilong ZhuQingqing LiangHaizhou YinZhijiong Luo
    • H01L27/12H01L21/84H01L29/66H01L29/786
    • H01L21/84H01L27/1203H01L29/66545H01L29/78648
    • The present application discloses a MOSFET and a method for manufacturing the same. The MOSFET is formed on an SOI wafer, comprising: a shallow trench isolation for defining an active region in the semiconductor layer; a gate stack on the semiconductor layer; a source region and a drain region in the semiconductor layer on both sides of the gate stack; a channel region in the semiconductor layer and sandwiched by the source region and the drain region; a back gate in the semiconductor substrate; a first dummy gate stack overlapping with a boundary between the semiconductor layer and the shallow trench isolation; and a second dummy gate stack on the shallow trench isolation, wherein the MOSFET further comprises a plurality of conductive vias which are disposed between the gate stack and the first dummy gate stack and electrically connected to the source region and the drain region respectively, and between the first dummy gate stack and the second dummy gate stack and electrically connected to the back gate. The MOSFET avoids short circuit between the back gate and the source/drain regions by the dummy gate stacks.
    • 本申请公开了一种MOSFET及其制造方法。 MOSFET形成在SOI晶片上,包括:用于限定半导体层中的有源区的浅沟槽隔离; 半导体层上的栅极堆叠; 栅极堆叠的两侧的半导体层中的源极区域和漏极区域; 半导体层中的沟道区,被源极区和漏极区夹持; 半导体衬底中的背栅; 与半导体层和浅沟槽隔离之间的边界重叠的第一虚拟栅极堆叠; 以及在浅沟槽隔离上的第二虚拟栅极堆叠,其中所述MOSFET还包括多个导电通孔,所述多个导电通孔设置在所述栅极堆叠和所述第一伪栅极堆叠之间,并分别电连接到所述源极区域和所述漏极区域之间,以及 第一虚拟栅极堆叠和第二虚拟栅极堆叠并且电连接到背栅极。 MOSFET通过虚拟栅极堆叠避免了背栅极和源极/漏极区域之间的短路。
    • 5. 发明授权
    • Semiconductor structure and method for forming the same
    • 半导体结构及其形成方法
    • US08928089B2
    • 2015-01-06
    • US13201827
    • 2011-02-24
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • H01L21/70H01L21/8238H01L29/78
    • H01L21/823807H01L21/823864H01L29/7843
    • A semiconductor structure and a method for forming the same are provided. The structure comprises a semiconductor substrate (100) with an nMOSFET region (102) and a pMOSFET region (104) on it. An nMOSFET structure and a pMOSFET structure are formed in the nMOSFET region (102) and the pMOSFET region (104), respectively. The nMOSFET structure comprises a first channel region (182) formed in the nMOSFET region (102) and a first gate stack formed in the first channel region (182). The nMOSFET structure is covered with a compressive-stressed material layer (130) to apply a tensile stress to the first channel region (182). The pMOSFET structure comprises a second channel region (184) formed in the pMOSFET region (104) and a second gate stack formed in the second channel region (184). The pMOSFET structure is covered with a tensile-stressed material layer (140) to apply a compressive stress to the second channel region (184).
    • 提供半导体结构及其形成方法。 该结构包括其上具有nMOSFET区域(102)和pMOSFET区域(104)的半导体衬底(100)。 nMOSFET结构和pMOSFET结构分别形成在nMOSFET区域(102)和pMOSFET区域(104)中。 nMOSFET结构包括形成在nMOSFET区域(102)中的第一沟道区(182)和形成在第一沟道区(182)中的第一栅叠层。 nMOSFET结构用压应力材料层(130)覆盖,以向第一沟道区域(182)施加拉伸应力。 pMOSFET结构包括形成在pMOSFET区域(104)中的第二沟道区(184)和形成在第二沟道区(184)中的第二栅叠层。 pMOSFET结构被拉伸应力材料层(140)覆盖,以向第二通道区域(184)施加压缩应力。
    • 6. 发明授权
    • Well region formation method and semiconductor base
    • 井区形成方法和半导体基础
    • US08815698B2
    • 2014-08-26
    • US13381636
    • 2011-07-26
    • Haizhou YinHuilong ZhuZhijiong Luo
    • Haizhou YinHuilong ZhuZhijiong Luo
    • H01L27/04H01L21/76H01L21/8238H01L29/16H01L21/8234H01L29/66
    • H01L21/823481H01L21/823493H01L21/823878H01L21/823892H01L29/1608H01L29/161H01L29/66651
    • A well region formation method and a semiconductor base in the field of semiconductor technology are provided. A method comprises: forming isolation regions in a semiconductor substrate to isolate active regions; selecting at least one of the active regions, and forming a first well region in the selected active region; forming a mask to cover the selected active region, and etching the rest of the active regions, so as to form grooves; and growing a semiconductor material by epitaxy to fill the grooves. Another method comprises: forming isolation regions in a semiconductor substrate for isolating active regions; forming well regions in the active regions; etching the active regions to form grooves, such that the grooves have a depth less than or equal to a depth of the well regions; and growing a semiconductor material by epitaxy to fill the grooves.
    • 提供了半导体技术领域中的阱区形成方法和半导体基底。 一种方法包括:在半导体衬底中形成隔离区以隔离有源区; 选择所述有源区域中的至少一个,以及在所选择的有源区域中形成第一阱区域; 形成掩模以覆盖所选择的有源区,并蚀刻其余的有源区,以便形成沟槽; 并通过外延生长半导体材料以填充凹槽。 另一种方法包括:在半导体衬底中形成用于隔离有源区的隔离区; 在活跃区域形成井区; 蚀刻有源区以形成凹槽,使得凹槽具有小于或等于阱区深度的深度; 并通过外延生长半导体材料以填充凹槽。
    • 7. 发明申请
    • Semiconductor Structure and Method for Manufacturing the Same
    • 半导体结构及其制造方法
    • US20140197410A1
    • 2014-07-17
    • US13697096
    • 2012-05-17
    • Haizhou YinHuilong ZhuZhijiong Luo
    • Haizhou YinHuilong ZhuZhijiong Luo
    • H01L29/78H01L29/66H01L29/04
    • H01L29/78H01L21/76283H01L29/04H01L29/66477H01L29/66772H01L29/7843H01L29/7848H01L29/78603H01L29/78618H01L29/78696
    • The present invention provides a method for manufacturing a semiconductor structure. The method comprises: providing an SOI substrate and forming a gate structure on said SOI substrate; etching a SOI layer and a BOX layer of the SOI substrate on both sides of the gate structure to form a trench exposing the BOX layer, said trench partially entering into the BOX layer; forming a stressed layer that fills up a part of said trench; forming a semiconductor layer covering the stressed layer in the trench. Correspondingly, the present invention also provides a semiconductor structure formed by the above method. In the semiconductor structure and the method for manufacturing the same according to the present invention, a trench is formed on an ultrathin SOI substrate, first filled with a stressed layer, and then filled with a semiconductor material to be ready for forming a source/drain region. The stressed layer provides a favorable stress to the channel of the semiconductor device, thus facilitating improving the performance of the semiconductor device.
    • 本发明提供一种半导体结构的制造方法。 该方法包括:提供SOI衬底并在所述SOI衬底上形成栅极结构; 在栅极结构的两侧蚀刻SOI衬底的SOI层和BOX层,以形成露出BOX层的沟槽,所述沟槽部分地进入BOX层; 形成填充所述沟槽的一部分的应力层; 形成覆盖沟槽中的应力层的半导体层。 相应地,本发明还提供了通过上述方法形成的半导体结构。 在根据本发明的半导体结构及其制造方法中,在超薄SOI衬底上形成沟槽,首先填充有应力层,然后填充半导体材料以准备形成源极/漏极 地区。 应力层对半导体器件的通道提供有利的应力,从而有助于提高半导体器件的性能。
    • 8. 发明授权
    • Semiconductor structure and method for manufacturing the same
    • 半导体结构及其制造方法
    • US08729661B2
    • 2014-05-20
    • US13379533
    • 2011-04-25
    • Zhijiong LuoHaizhou YinHuilong Zhu
    • Zhijiong LuoHaizhou YinHuilong Zhu
    • H01L21/70
    • H01L21/02647H01L21/02639H01L21/76229
    • A semiconductor structure and a method for manufacturing the same are disclosed. The method comprises: disposing a first dielectric material layer on a first semiconductor layer and defining openings in the first dielectric material layer; epitaxially growing a second semiconductor layer on the first semiconductor layer via the openings defined in the first dielectric material layer, wherein the second semiconductor layer and the first semiconductor layer comprise different materials from each other; and forming plugs of a second dielectric material in the second semiconductor layer at positions where the openings are defined in the first dielectric material layer and also at middle positions between adjacent openings. According to embodiments of the disclosure, defects occurring during the heteroepitaxial growth can be effectively suppressed.
    • 公开了一种半导体结构及其制造方法。 该方法包括:在第一半导体层上设置第一介电材料层并在第一介电材料层中限定开口; 通过限定在第一介电材料层中的开口在第一半导体层上外延生长第二半导体层,其中第二半导体层和第一半导体层包括彼此不同的材料; 以及在所述第二半导体层中形成所述第一介电材料层中所述开口的位置以及在相邻开口之间的中间位置处形成第二电介质材料的插塞。 根据本公开的实施例,可以有效地抑制在异质外延生长期间发生的缺陷。
    • 9. 发明授权
    • Method for making FINFETs and semiconductor structures formed therefrom
    • 制造FINFET和由其形成的半导体结构的方法
    • US08729638B2
    • 2014-05-20
    • US13696071
    • 2011-11-30
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • Huilong ZhuZhijiong LuoHaizhou Yin
    • H01L29/76H01L29/94H01L31/062H01L31/113H01L31/119
    • H01L29/7856H01L29/66795H01L29/7848H01L29/7851
    • A method for making FinFETs and semiconductor structures formed therefrom is disclosed, comprising: providing a SiGe layer on a Si semiconductor substrate and a Si layer on the SiGe layer, wherein the lattice constant of the SiGe layer matches that of the substrate; patterning the Si layer and the SiGe layer to form a Fin structure; forming a gate stack on top and both sides of the Fin structure and a spacer surrounding the gate stack; removing a portion of the Si layer which is outside the spacer with the spacer as a mask, while keeping a portion of the Si layer which is inside the spacer; removing a portion of the SiGe layer which is kept after the patterning, to form a void; forming an insulator in the void; and epitaxially growing stressed source and drain regions on both sides of the Fin structure and the insulator.
    • 公开了一种用于制造FinFET和由其形成的半导体结构的方法,包括:在Si半导体衬底上提供SiGe层和SiGe层上的Si层,其中SiGe层的晶格常数与衬底的晶格常数相匹配; 图案化Si层和SiGe层以形成Fin结构; 在Fin结构的顶部和两侧上形成栅极堆叠以及围绕栅极堆叠的间隔物; 在间隔物作为掩模的同时,除去间隔物外部的Si层的一部分,同时保持间隔物内部的Si层的一部分; 去除在图案化之后保留的SiGe层的一部分,以形成空隙; 在空隙中形成绝缘体; 并在鳍结构和绝缘体的两侧外延生长应力源极和漏极区。
    • 10. 发明授权
    • Semiconductor device comprising a Fin and method for manufacturing the same
    • 包括Fin的半导体器件及其制造方法
    • US08710556B2
    • 2014-04-29
    • US12937652
    • 2010-06-25
    • Huilong ZhuHaizhou YinZhijiong LuoQiagqing Liang
    • Huilong ZhuHaizhou YinZhijiong LuoQiagqing Liang
    • H01L29/76H01L27/12H01L21/336
    • H01L29/66636H01L29/66795H01L29/66803H01L29/7848H01L29/785
    • The present application discloses a semiconductor device comprising a fin of semiconductive material formed from a semiconductor layer over a semiconductor substrate and having two opposing sides perpendicular to the main surface of the semiconductor substrate; a source region and a drain region provided in the semiconductor substrate adjacent to two ends of the fin and being bridged by the fin; a channel region provided at the central portion of the fin; and a stack of gate dielectric and gate conductor provided at one side of the fin, where the gate conductor is isolated from the channel region by the gate dielectric, and wherein the stack of gate dielectric and gate conductor extends away from the one side of the fin in a direction parallel to the main surface of the semiconductor substrate, and insulated from the semiconductor substrate by an insulating layer. The semiconductor device has an improved short channel effect and a reduced parasitic capacitance and resistance, which contributes to an improved electrical property and facilitates scaling down of the transistor.
    • 本申请公开了一种半导体器件,其包括由半导体衬底上的半导体层形成并具有垂直于半导体衬底的主表面的两个相对侧的半导体材料的鳍; 源极区域和漏极区域,设置在所述半导体衬底中,邻近所述鳍片的两端并被所述鳍片桥接; 设置在所述翅片的中央部的通道区域; 以及设置在鳍的一侧的栅极电介质和栅极导体的堆叠,其中栅极导体通过栅极电介质与沟道区隔离,并且其中栅极电介质和栅极导体的堆叠远离 翅片在平行于半导体衬底的主表面的方向上,并且通过绝缘层与半导体衬底绝缘。 半导体器件具有改善的短沟道效应和减小的寄生电容和电阻,这有助于改善电性能并且有助于晶体管的缩小。