会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Phase interpolator
    • 相位插值器
    • US09160345B1
    • 2015-10-13
    • US14477696
    • 2014-09-04
    • INPHI CORPORATION
    • James L. GoreckiJiayun ZhangMarcial K. ChuaCosmin Iorga
    • H03H11/16H03L7/00H03K5/01H03K5/00
    • H04L7/04H03K5/01H03K5/135H03K2005/00052H03K2005/00286H03L7/00H03L7/0807
    • Apparatus to implement several high performance phase interpolators are disclosed. Some embodiments are directed to a full-wave integrating phase interpolation core comprising two pairs of in-phase and quadrature-phase current DACs arranged in a cascode architecture to drive an integrating capacitor and produce an interpolation voltage waveform. The current DACs are biased, weighted, and controlled by in-phase and quadrature-phase input clocks to yield an interpolation waveform that presents a phase value between the phases of the input clocks. Some embodiments deploying the interpolator core use feedback circuitry and reference voltages to adjust the common mode and amplitude of the interpolation voltage waveform to obtain both optimal performance and operation within the interpolator linear region or output compliance range. Both the single-core and dual-core implementations, as well as other implementations of the interpolator core, exhibit high power supply rejection, highly linear interpolation, a wide frequency range, and low cost duty cycle correction.
    • 公开了实现若干高性能相位内插器的装置。 一些实施例涉及一种全波积分相位插值核心,其包括以共源共轭结构布置的两对同相和正交相电流DAC,以驱动积分电容器并产生内插电压波形。 当前DAC被偏置,加权并由同相和正交相输入时钟控制,以产生呈现输入时钟的相位之间的相位值的内插波形。 部署内插器核心的一些实施例使用反馈电路和参考电压来调整内插电压波形的共模和幅度,以获得内插器线性区域或输出一致性范围内的最佳性能和操作。 单核和双核实现以及内插器内核的其他实现都表现出高电源抑制,高线性内插,宽频率范围和低成本占空比校正。