会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • System and method for implementing a phase detector to support a data transmission procedure
    • 用于实现相位检测器以支持数据传输过程的系统和方法
    • US20080063128A1
    • 2008-03-13
    • US11651323
    • 2007-01-09
    • Jeremy Chatwin
    • Jeremy Chatwin
    • H03D3/24
    • H03D13/004
    • A system and method for effectively supporting a data transmission procedure includes a phase-locked loop with a phase detector that compares a clock signal and input data to generate a phase error signal for adjusting the clock signal that is generated from a voltage-controlled oscillator. The phase detector includes a positive-edge detector circuit that generates an edge detection signal P to indicate whether data transitions are present in the input data. The phase detector also includes a lead/lag indicator circuit that generates a lead/lag indicator signal T to indicate whether the clock signal is early or late with respect to the input data.
    • 一种用于有效支持数据传输过程的系统和方法包括:具有相位检测器的锁相环,该相位检测器比较时钟信号和输入数据,以产生用于调节从压控振荡器产生的时钟信号的相位误差信号。 相位检测器包括上升沿检测器电路,其生成边缘检测信号P以指示输入数据中是否存在数据转换。 相位检测器还包括一个引导/延迟指示器电路,其生成引导/延迟指示符信号T以指示时钟信号相对于输入数据是早还是晚。
    • 4. 发明授权
    • System and method for effectively implementing a unit Gm cell
    • 有效实施单位Gm单元的系统和方法
    • US08314660B2
    • 2012-11-20
    • US13065723
    • 2011-03-29
    • Jeremy Chatwin
    • Jeremy Chatwin
    • H03F3/08
    • H04L25/0272H04B10/11H04B10/693H04L25/028
    • An apparatus and method for effectively implementing a unit Gm cell includes an input P that receives an input P signal and an input N that receives an input N signal. The unit Gm cell further includes an output P that generates an output P signal that is connected through a first bias resistor to the input N. The unit Gm cell also includes an output N that generates an output N signal that is connected through a second bias resistor to the input P. The unit Gm cell features level-shifting resistors that cause the output P signal and the output N signal to be at different respective voltage levels. A Vcore supply voltage may thus be reduced by a voltage potential across the level-shifting resistors to operate the unit Gm cell with a reduced Vcore supply voltage.
    • 用于有效实现单元Gm单元的装置和方法包括接收输入P信号的输入端P和接收输入N信号的输入端N. 单元Gm单元还包括产生通过第一偏置电阻器连接到输入端N的输出P信号的输出P.单元Gm单元还包括产生通过第二偏置连接的输出N信号的输出N 电阻到输入P.单元Gm单元具有电平移动电阻,其使得输出P信号和输出N信号处于不同的相应电压电平。 因此,Vcore电源电压可以通过电平移动电阻两端的电压降低,以便以降低的Vcore电源电压来操作单元Gm单元。
    • 5. 发明授权
    • System and method for utilizing a phase interpolator to support a data transmission procedure
    • 用于利用相位内插器来支持数据传输过程的系统和方法
    • US07817764B2
    • 2010-10-19
    • US11731292
    • 2007-03-30
    • Jeremy Chatwin
    • Jeremy Chatwin
    • H04L7/00
    • H04L7/033H03L7/0814H04L7/0338
    • A system and method for effectively supporting a data transmission procedure includes a phase interpolator with a modular array of unit phase interpolators that each receives a respective input clock signal that is phase-shifted with respect to other input clock signals received by the remaining unit phase interpolators. The unit phase interpolators responsively generate corresponding UPI output signals that are summed together to produce a receiver clock signal. The phase interpolator receives a phase control word that includes a UPI selection segment and a UPI output-control segment. The phase interpolator utilizes the UPI selection segment to selectively activate pairs of the unit phase interpolators. The phase interpolator also utilizes the UPI output-control segment for controlling the UPI output signals to thereby adjust phase characteristics of the receiver clock signal.
    • 一种用于有效支持数据传输过程的系统和方法包括具有单位相位内插器的模块阵列的相位内插器,每个相位内插器接收相对于由剩余单位相位内插器接收的其它输入时钟信号相移的相应输入时钟信号 。 单位相位内插器响应地产生相加的UPI输出信号,其被相加在一起以产生接收机时钟信号。 相位插值器接收包括UPI选择段和UPI输出控制段的相位控制字。 相位插值器利用UPI选择段来选择性地激活单相内插器的对。 相位插值器还利用UPI输出控制段来控制UPI输出信号,从而调整接收机时钟信号的相位特性。
    • 7. 发明授权
    • System and method for implementing a phase detector to support a data transmission procedure
    • 用于实现相位检测器以支持数据传输过程的系统和方法
    • US07864911B2
    • 2011-01-04
    • US11651323
    • 2007-01-09
    • Jeremy Chatwin
    • Jeremy Chatwin
    • H03D3/24
    • H03D13/004
    • A system and method for effectively supporting a data transmission procedure includes a phase-locked loop with a phase detector that compares a clock signal and input data to generate a phase error signal for adjusting the clock signal that is generated from a voltage-controlled oscillator. The phase detector includes a positive-edge detector circuit that generates an edge detection signal P to indicate whether data transitions are present in the input data. The phase detector also includes a lead/lag indicator circuit that generates a lead/lag indicator signal T to indicate whether the clock signal is early or late with respect to the input data.
    • 一种用于有效支持数据传输过程的系统和方法包括:具有相位检测器的锁相环,该相位检测器比较时钟信号和输入数据,以产生用于调节从压控振荡器产生的时钟信号的相位误差信号。 相位检测器包括上升沿检测器电路,其生成边缘检测信号P以指示输入数据中是否存在数据转换。 相位检测器还包括一个引导/延迟指示器电路,其生成引导/延迟指示符信号T以指示时钟信号相对于输入数据是早还是晚。
    • 8. 发明申请
    • System and method for implementing a dual-mode PLL to support a data transmission procedure
    • 用于实现双模式PLL以支持数据传输过程的系统和方法
    • US20080169849A1
    • 2008-07-17
    • US11879088
    • 2007-07-16
    • Jeremy Chatwin
    • Jeremy Chatwin
    • H03L7/06
    • H03L7/087H03L7/0891H03L7/093H04L7/0004H04L7/033
    • A system and method for effectively utilizing a dual-mode phase-locked loop to support a data transmission procedure includes a voltage controlled oscillator that generates a receiver clock signal in response to VCO input control signals. A binary phase detector generates a BPD output signal during a BPD mode by comparing input data and the receiver clock signal. In addition, a lock-assist circuit generates a PFD output signal during a PFD mode by comparing a reference signal and a divided receiver clock signal. A loop filter performs a BPD transfer function to generate a VCO input control signal from the BPD output signal during the BPD mode. The same loop filter also performs a PFD transfer function to generate the VCO input control signal from the PFD output signal during the PFD mode.
    • 用于有效利用双模式锁相环来支持数据传输过程的系统和方法包括压控振荡器,其产生响应于VCO输入控制信号的接收机时钟信号。 二进制相位检测器通过比较输入数据和接收机时钟信号在BPD模式下产生BPD输出信号。 此外,锁定辅助电路在PFD模式期间通过比较参考信号和分频的接收机时钟信号来产生PFD输出信号。 循环滤波器执行BPD传递函数,以在BPD模式期间从BPD输出信号生成VCO输入控制信号。 相同的环路滤波器还执行PFD传输功能,以在PFD模式期间从PFD输出信号产生VCO输入控制信号。
    • 9. 发明申请
    • SYSTEM AND METHOD FOR EFFECTIVELY IMPLEMENTING A FRONT END CORE
    • 用于有效执行前端核心的系统和方法
    • US20120250795A1
    • 2012-10-04
    • US13066412
    • 2011-04-14
    • Jeremy Chatwin
    • Jeremy Chatwin
    • H04L27/00
    • H03F3/08
    • An apparatus for implementing a front end core for a transimpedance amplifier includes an input transimpedance stage that receives an FE core input signal and responsively generates an output transimpedance gain signal. A first output gain stage receives the output transimpedance gain signal and responsively generates an FE core output signal. A phase inverter stage also receives the output transimpedance gain signal and responsively generates an inverted output signal. A second output gain stage then receives the inverted output signal and responsively generates an inverted FE core output signal.
    • 用于实现跨阻放大器的前端芯的装置包括输入跨阻抗级,其接收FE核心输入信号并且响应地产生输出跨阻增益信号。 第一输出增益级接收输出跨阻增益信号并且响应地产生FE核心输出信号。 相位反相器级还接收输出跨阻增益信号并且响应地产生反相输出信号。 然后,第二输出增益级接收反相输出信号并且响应地产生反相的FE核心输出信号。
    • 10. 发明申请
    • System and method for effectively implementing a unit GM cell
    • 有效实施单位GM细胞的系统和方法
    • US20120250794A1
    • 2012-10-04
    • US13065723
    • 2011-03-29
    • Jeremy Chatwin
    • Jeremy Chatwin
    • H04L27/00
    • H04L25/0272H04B10/11H04B10/693H04L25/028
    • An apparatus and method for effectively implementing a unit Gm cell includes an input P that receives an input P signal and an input N that receives an input N signal. The unit Gm cell further includes an output P that generates an output P signal that is connected through a first bias resistor to the input N. The unit Gm cell also includes an output N that generates an output N signal that is connected through a second bias resistor to the input P. The unit Gm cell features level-shifting resistors that cause the output P signal and the output N signal to be at different respective voltage levels. A Vcore supply voltage may thus be reduced by a voltage potential across the level-shifting resistors to operate the unit Gm cell with a reduced Vcore supply voltage.
    • 用于有效实现单元Gm单元的装置和方法包括接收输入P信号的输入端P和接收输入N信号的输入端N. 单元Gm单元还包括产生通过第一偏置电阻器连接到输入端N的输出P信号的输出P.单元Gm单元还包括产生通过第二偏置连接的输出N信号的输出N 电阻到输入P.单元Gm单元具有电平移动电阻,其使得输出P信号和输出N信号处于不同的相应电压电平。 因此,Vcore电源电压可以通过电平移动电阻两端的电压降低,以便以降低的Vcore电源电压来操作单元Gm单元。