会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US09093177B2
    • 2015-07-28
    • US13776209
    • 2013-02-25
    • PS4 Luxco S.a.r.l.
    • Kazuhiko Kajigaya
    • G11C29/00G11C29/04
    • G11C29/04G11C29/80
    • A semiconductor memory device comprises: plurality of global bit lines; plurality of sense amplifier circuits each connected to corresponding one of the plurality of global bit lines; plurality of column selection lines each of which is connected to or disconnected from corresponding one of the plurality of sense amplifier circuits according to column address information; and plurality of local bit lines including first local bit line and second local bit line. The first local bit line is connected to or disconnected from corresponding one of the plurality of global bit lines according to first row address information different from column address information. The second local bit line replaces first local bit line when defect is present in first local bit line and is connected to or disconnected from corresponding global bit line according to second row address information different from column address information.
    • 半导体存储器件包括:多个全局位线; 多个读出放大器电路,各自连接到所述多个全局位线中的相应一个; 多个列选择线,其根据列地址信息连接到多个读出放大器电路中的相应一个读取放大器电路或从其断开; 以及包括第一局部位线和第二局部位线的多个局部位线。 根据与列地址信息不同的第一行地址信息,第一本地位线与多个全局位线中的相应一个位线连接或断开。 当第一本地位线存在缺陷时,第二本地位线替代第一本地位线,并且根据与列地址信息不同的第二行地址信息连接或断开相应的全局位线。
    • 5. 发明授权
    • Semiconductor device having complementary bit line pair
    • 具有互补位线对的半导体器件
    • US09171606B2
    • 2015-10-27
    • US14272575
    • 2014-05-08
    • PS4 LUXCO S.A.R.L.
    • Kazuhiko Kajigaya
    • G11C11/4097G11C11/4091G11C11/4096G11C11/4099G11C11/4094
    • G11C11/4091G11C11/4094G11C11/4096G11C11/4099
    • Disclosed herein is a semiconductor device comprising complementary pair of bit lines, memory cells connected to the bit lines, dummy cells having the same structure as the memory cells, a differential sense amplifier, an equalizing circuit equalizing potentials of the bit lines, and a control circuit. The memory cells are disconnected from the bit lines and the dummy cells are connected to the bit lines, and subsequently the bit lines are equalized by the equalizing circuit. When accessing a selected memory cell, the equalizing circuit is inactivated, a corresponding dummy cell is disconnected from the bit line, and subsequently the selected memory cell is connected to the bit line. Thereafter, the sense amplifier is activated so that potentials of the bit lines are amplified respectively.
    • 本文公开了一种半导体器件,包括互补的位线对,连接到位线的存储器单元,具有与存储单元相同结构的虚拟单元,差分读出放大器,均衡电位的均衡电路以及控制 电路。 存储单元与位线断开,并且虚设单元连接到位线,随后位线被均衡电路均衡。 当访问所选择的存储单元时,均衡电路被去激活,相应的虚设单元与位线断开,随后所选存储单元连接到位线。 此后,感测放大器被激活,使得位线的电位分别被放大。
    • 7. 发明申请
    • Semiconductor Device
    • 半导体器件
    • US20160099041A1
    • 2016-04-07
    • US14967883
    • 2015-12-14
    • PS4 Luxco S.a.r.l.
    • Kazuhiko Kajigaya
    • G11C11/408
    • G11C11/4085G11C8/08G11C11/4094G11C11/4097
    • Disclosed herein is a device that includes a memory cell array including plurality of word lines, a plurality of bit lines each intersecting the word lines and a plurality of memory cells each disposed at an associated one of intersections of the word and bit lines, and the device further includes a driver configured to drive a selected one of the word lines from an inactive level to an active and to drive the selected one of the word lines from the active level to an intermediate level at a first rate and from the intermediated level to the inactive level at a second rate. The intermediate level is between the active and inactive levels, and the first rate is greater than the second rate.
    • 这里公开了一种装置,其包括存储单元阵列,该存储单元阵列包括多个字线,每个与字线相交的多个位线和多个存储单元,每个存储单元均设置在字和位线的相关联的一个相交处, 设备还包括驱动器,其被配置为将所选择的一条字线从非活动级别驱动到活动状态,并将所选择的一条字线从所述活动级驱动到中间级,以第一速率和从中间级到 无效级别以第二速率。 中间级别在活动级别和非活动级别之间,并且第一速率大于第二速率。
    • 9. 发明授权
    • Semiconductor device employing DVFS function
    • 采用DVFS功能的半导体器件
    • US09176553B2
    • 2015-11-03
    • US13942141
    • 2013-07-15
    • PS4 LUXCO S.A.R.L.
    • Kazuhiko KajigayaTakamasa Suzuki
    • G11C7/00G06F1/26G06F1/32
    • G11C11/4076G06F1/26G06F1/3275G11C11/4091G11C11/4096Y02D10/13Y02D10/14
    • Disclosed herein is a device that includes: a memory cell array including a plurality of memory cells, the memory cell array operates on a first internal voltage; a peripheral circuit accessing selected one or ones of the memory cells, the peripheral circuit operates on a second internal voltage; a first internal voltage generation circuit that supplies the first internal voltage to the memory cell array; and a second internal voltage generation circuit that supplies the second internal voltage to the peripheral circuit. The second internal voltage generation circuit sets the second internal voltage to a first voltage value in a first mode, and to a second voltage value that is different from the first voltage value in a second mode. The first internal voltage generation circuit sets the first internal voltage to a third voltage value in both the first and second modes.
    • 这里公开了一种装置,其包括:包括多个存储单元的存储单元阵列,所述存储单元阵列在第一内部电压上工作; 外围电路访问所选择的一个或多个存储单元,外围电路工作在第二内部电压上; 将第一内部电压提供给存储单元阵列的第一内部电压产生电路; 以及将第二内部电压提供给外围电路的第二内部电压产生电路。 第二内部电压产生电路将第二内部电压设置为第一模式中的第一电压值,并将第二内部电压设置为与第二模式中的第一电压值不同的第二电压值。 第一内部电压产生电路将第一内部电压设置为第一和第二模式中的第三电压值。
    • 10. 发明授权
    • Semiconductor device and data processing system
    • 半导体器件和数据处理系统
    • US08982608B2
    • 2015-03-17
    • US13864329
    • 2013-04-17
    • PS4 Luxco S.a.r.l.
    • Kazuhiko Kajigaya
    • G11C11/24G11C8/12G11C11/404G11C11/4091
    • G11C11/4094G11C8/12G11C11/24G11C11/404G11C11/4091G11C2211/4016
    • A semiconductor device having a memory cell including a capacitor and a select transistor with a floating body structure, a bit line connected to the select transistor, a bit line control circuit, and a sense amplifier amplifying a signal read out from the memory cell. The bit line control circuit sets the bit line to a first potential during a non-access period of the memory cell, and thereafter sets the bit line to a second potential during an access period of the memory cell, so that the data retention time can be prolonged by reducing leak current at a data storage node of the memory cell so that an average consumption current for the data retention can be reduced.
    • 一种半导体器件,具有包括电容器和具有浮体结构的选择晶体管的存储单元,连接到选择晶体管的位线,位线控制电路和放大从存储单元读出的信号的读出放大器。 位线控制电路在存储单元的非访问周期期间将位线设置为第一电位,然后在存储单元的访问周期期间将位线设置为第二电位,使得数据保持时间可以 通过减少存储器单元的数据存储节点处的泄漏电流来延长,使得可以减少用于数据保持的平均消耗电流。