会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Non-volatile semiconductor storage device
    • 非易失性半导体存储器件
    • US08314455B2
    • 2012-11-20
    • US13156727
    • 2011-06-09
    • Yasuhiro ShiinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • Yasuhiro ShiinoAtsuhiro SatoTakeshi KamigaichiFumitaka Arai
    • H01L29/792
    • H01L27/11578H01L27/11573H01L27/11582
    • A non-volatile semiconductor storage device includes: a memory cell area in which a plurality of electrically rewritable memory cells are formed; and a peripheral circuit area in which transistors that configure peripheral circuits to control the memory cells are formed. The memory cell area has formed therein: a semiconductor layer formed to extend in a vertical direction to a semiconductor substrate; a plurality of conductive layers extending in a parallel direction to, and laminated in a vertical direction to the semiconductor substrate; and a property-varying layer formed between the semiconductor layer and the conductive layers and having properties varying depending on a voltage applied to the conductive layers. The peripheral circuit area has formed therein a plurality of dummy wiring layers that are formed on the same plane as each of the plurality of conductive layers and that are electrically separated from the conductive layers.
    • 非易失性半导体存储装置包括:形成有多个电可重写存储单元的存储单元区域; 以及外围电路区域,其中形成配置外围电路以控制存储单元的晶体管。 在其中形成存储单元区域:形成为在垂直方向上延伸到半导体衬底的半导体层; 多个导电层,沿着与半导体基板的垂直方向平行的方向延伸并层叠; 以及形成在所述半导体层和所述导电层之间的性质变化层,并且具有根据施加到所述导电层的电压而变化的特性。 外围电路区域中形成有多个虚拟布线层,其形成在与多个导电层中的每一个相同的平面上,并且与导电层电分离。
    • 2. 发明授权
    • Non-volatile semiconductor memory device, method of reading data therefrom, and semiconductor device
    • 非挥发性半导体存储器件,从其读取数据的方法以及半导体器件
    • US08279679B2
    • 2012-10-02
    • US12979796
    • 2010-12-28
    • Takeshi KamigaichiKenji Sawamura
    • Takeshi KamigaichiKenji Sawamura
    • G11C16/06
    • G11C16/3454G11C11/5628G11C11/5642G11C16/0483G11C16/3418G11C2211/5621
    • A control circuit is configured to perform, in a write operation to a memory cell and a verify operation for verifying a threshold voltage of the memory cell, a voltage control to provide the memory cell with threshold voltage distributions. The circuit is configured to apply, in a read operation from the memory cell, to a selected memory cell a read voltage between the lower and upper limits of the threshold voltage distributions, and apply to an unselected memory cell a first read-pass voltage higher than the upper limit of a first threshold voltage distribution that is the maximum distribution of the threshold voltage distributions. The circuit is configured to apply, at least during a verify operation in a first write operation conducted before a second write operation that completes writing to the first threshold voltage distribution, a second read-pass voltage lower than the first read-pass voltage to the unselected memory cell, and apply to the semiconductor layer and the source-line a positive voltage.
    • 控制电路被配置为在对存储器单元的写入操作和用于验证存储器单元的阈值电压的验证操作中执行电压控制,以向存储器单元提供阈值电压分布。 该电路被配置为在从存储器单元的读取操作中将阈值电压分布的下限和上限之间的读取电压应用于所选择的存储器单元,并将其应用于未选择的存储器单元的第一读取通过电压 超过作为阈值电压分布的最大分布的第一阈值电压分布的上限。 该电路被配置为至少在第二写入操作期间在完成对第一阈值电压分布的写入的第二写入操作期间的验证操作期间施加低于第一读通过电压的第二读通过电压 未选择的存储单元,并且应用于半导体层和源极线的正电压。
    • 3. 发明授权
    • Nonvolatile semiconductor memory device and method of manufacturing the same
    • 非易失性半导体存储器件及其制造方法
    • US08026546B2
    • 2011-09-27
    • US12434305
    • 2009-05-01
    • Takeshi MurataTakeshi Kamigaichi
    • Takeshi MurataTakeshi Kamigaichi
    • H01L29/792
    • H01L27/11551H01L27/11524H01L27/11556H01L29/66825H01L29/7881
    • A nonvolatile semiconductor memory device includes a first stack unit with a first selection transistor and a second selection transistor formed on a semiconductor substrate and a second stack unit with first insulating layers and first conductive layers stacked alternately on the upper surface of the first stack unit. The second stack unit includes a second insulating layer formed in contact with side walls of the first insulating layer and the first conductive layer, a charge storage layer formed in contact with the second insulating layer for storing electrical charges, a third insulating layer formed in contact with the charge storage layer, and a first semiconductor layer formed in contact with the third insulating layer so as to extend in a stacking direction, with one end connected to one diffusion layer of the first selection transistor and the other end connected to a diffusion layer of the second selection transistor.
    • 非易失性半导体存储器件包括具有第一选择晶体管的第一堆叠单元和形成在半导体衬底上的第二选择晶体管和具有第一绝缘层的第二堆叠单元和在第一堆叠单元的上表面上交替堆叠的第一导电层。 第二堆叠单元包括与第一绝缘层和第一导电层的侧壁接触形成的第二绝缘层,与用于存储电荷的第二绝缘层接触形成的电荷存储层,形成为接触的第三绝缘层 与电荷存储层形成的第一半导体层以及与第三绝缘层接触形成的层叠方向延伸的第一半导体层,一端与第一选择晶体管的一个扩散层连接,另一端与扩散层连接 的第二选择晶体管。
    • 8. 发明授权
    • Semiconductor integrated circuit device having nonvolatile semiconductor memory and programming method thereof
    • 具有非易失性半导体存储器的半导体集成电路器件及其编程方法
    • US07369439B2
    • 2008-05-06
    • US11397725
    • 2006-04-05
    • Takeshi KamigaichiKikuko Sugimae
    • Takeshi KamigaichiKikuko Sugimae
    • G11C16/04
    • G11C16/10G11C16/0483G11C2216/14H01L27/105H01L27/11526H01L27/11546
    • A semiconductor integrated circuit device includes a memory cell array having a plurality of memory cell transistors arranged in a matrix form. The device further includes a high-voltage circuit area arranged in a peripheral area of the memory cell array and including a first high-voltage transistor having a current path which is connected at one end to a selected control gate and a second high-voltage transistor having a current path which is connected at one end to a first non-selected control gate adjacent to the selected control gate and configured to raise voltage applied to the selected control gate to program voltage by use of first capacitive coupling caused between the selected control gate and the first non-selected control gate by applying intermediate voltage approximately equal to voltage which makes the current path of the memory cell transistor conductive to the first non-selected control gate.
    • 半导体集成电路器件包括具有以矩阵形式布置的多个存储单元晶体管的存储单元阵列。 该装置还包括布置在存储单元阵列的外围区域中的高压电路区域,并且包括具有电流路径的第一高压晶体管,该电流路径一端连接到选定的控制栅极和第二高压晶体管 具有电流路径,其一端连接到与所选择的控制栅极相邻的第一未选择的控制栅极,并且被配置为通过使用在所选择的控制栅极之间产生的第一电容耦合来提高施加到所选择的控制栅极的编程电压 以及通过施加近似等于使存储单元晶体管的电流路径导通到第一未选择的控制栅极的电压的中间电压而使第一未选择的控制栅极。
    • 10. 发明申请
    • Semiconductor integrated circuit device having nonvolatile semiconductor memory and programming method thereof
    • 具有非易失性半导体存储器的半导体集成电路器件及其编程方法
    • US20060239069A1
    • 2006-10-26
    • US11397725
    • 2006-04-05
    • Takeshi KamigaichiKikuko Sugimae
    • Takeshi KamigaichiKikuko Sugimae
    • G11C11/34G11C16/04
    • G11C16/10G11C16/0483G11C2216/14H01L27/105H01L27/11526H01L27/11546
    • A semiconductor integrated circuit device includes a memory cell array having a plurality of memory cell transistors arranged in a matrix form. The device further includes a high-voltage circuit area arranged in a peripheral area of the memory cell array and including a first high-voltage transistor having a current path which is connected at one end to a selected control gate and a second high-voltage transistor having a current path which is connected at one end to a first non-selected control gate adjacent to the selected control gate and configured to raise voltage applied to the selected control gate to program voltage by use of first capacitive coupling caused between the selected control gate and the first non-selected control gate by applying intermediate voltage approximately equal to voltage which makes the current path of the memory cell transistor conductive to the first non-selected control gate.
    • 半导体集成电路器件包括具有以矩阵形式布置的多个存储单元晶体管的存储单元阵列。 该装置还包括布置在存储单元阵列的外围区域中的高压电路区域,并且包括具有电流路径的第一高压晶体管,该电流路径一端连接到选定的控制栅极和第二高压晶体管 具有电流路径,其一端连接到与所选择的控制栅极相邻的第一未选择的控制栅极,并且被配置为通过使用在所选择的控制栅极之间产生的第一电容耦合来提高施加到所选择的控制栅极的编程电压 以及通过施加近似等于使存储单元晶体管的电流路径导通到第一未选择的控制栅极的电压的中间电压而使第一未选择的控制栅极。