会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Mask programmable anti-fuse architecture
    • 面罩可编程反熔丝架构
    • US07944727B2
    • 2011-05-17
    • US12306114
    • 2007-12-20
    • Wlodek Kurjanowicz
    • Wlodek Kurjanowicz
    • G11C17/00
    • G11C17/18G11C17/10H01L27/0203H01L27/112
    • A memory array having both mask programmable and one-time programmable memory cells connected to the wordlines and the bitlines. All memory cells of the memory array are configured as one-time programmable memory cells. Any number of these one-time programmable memory cells are convertible into mask programmable memory cells through mask programming, such as diffusion mask programming or contact/via mask programming. Manufacturing of such a hybrid memory array is simplified because both types of memory cells are constructed of the same materials, therefore only one common set of manufacturing process steps is required. Inadvertent user programming of the mask programmable memory cells is inhibited by a programming lock circuit.
    • 具有连接到字线和位线的掩模可编程和一次性可编程存储器单元的存储器阵列。 存储器阵列的所有存储单元被配置为一次性可编程存储器单元。 任何数量的这些一次性可编程存储器单元通过掩模编程(例如扩散掩模编程或接触/通孔掩模编程)可转换成掩模可编程存储器单元。 这种混合存储器阵列的制造被简化,因为两种类型的存储器单元由相同的材料构成,因此仅需要一组常规的制造工艺步骤。 掩模可编程存储单元的无意的用户编程被编程锁定电路所禁止。
    • 3. 发明授权
    • Power up detection system for a memory device
    • 用于存储设备的上电检测系统
    • US07940595B2
    • 2011-05-10
    • US12306940
    • 2007-12-20
    • Wlodek Kurjanowicz
    • Wlodek Kurjanowicz
    • G11C7/00
    • G11C29/52G11C5/143G11C16/3454G11C16/3459G11C17/14G11C17/16G11C17/165G11C19/00G11C29/027G11C2029/0407
    • A power up detection system for a memory device. Two rows of memory cells are mask programmed to include a word of data having an arbitrary size. The word in the second row is a single-bit shifted version of the word in the first row, such that each bit is shifted one bit position in a predetermined direction. The bits of the first word are read from the first row into slave latches of the register stages of a data register, and then shifted into the master latches of the next register stage of the data register. The bits of the second word are read from the second row into the slave latches of the register stages. Data comparison logic compares data stored in the master and slave latches of each register stage, and provides a signal indicating matching data between the first latches and the second latches, thereby indicating successful power up of the memory device.
    • 用于存储器件的上电检测系统。 两行存储器单元被编程为包括具有任意大小的数据字。 第二行中的字是第一行中单词的单位移位版本,使得每个位沿预定方向移位一位位置。 第一个字的位从第一行读取到数据寄存器的寄存器级的从锁存器,然后移入数据寄存器的下一个寄存器级的主锁存器。 第二个字的位从第二行读入寄存器级的从锁存器。 数据比较逻辑比较存储在每个寄存器级的主锁存器和从锁存器中的数据,并且提供指示第一锁存器和第二锁存器之间的匹配数据的信号,从而指示存储器件的成功上电。
    • 6. 发明授权
    • Split-channel antifuse array architecture
    • 分裂通道反熔丝阵列架构
    • US08283751B2
    • 2012-10-09
    • US12139992
    • 2008-06-16
    • Wlodek Kurjanowicz
    • Wlodek Kurjanowicz
    • H01L23/52
    • H01L21/28211G11C17/16G11C17/18H01L23/5252H01L27/10H01L27/101H01L27/112H01L27/11206H01L29/42368H01L29/4238H01L29/42384H01L29/7833H01L2924/0002H01L2924/00
    • Generally, the present invention provides a variable thickness gate oxide anti-fuse transistor device that can be employed in a non-volatile, one-time-programmable (OTP) memory array application. The anti-fuse transistor can be fabricated with standard CMOS technology, and is configured as a standard transistor element having a source diffusion, gate oxide, polysilicon gate and optional drain diffusion. The variable gate oxide underneath the polysilicon gate consists of a thick gate oxide region and a thin gate oxide region, where the thin gate oxide region acts as a localized breakdown voltage zone. A conductive channel between the polysilicon gate and the channel region can be formed in the localized breakdown voltage zone during a programming operation. In a memory array application, a wordline read current applied to the polysilicon gate can be sensed through a bitline connected to the source diffusion, via the channel of the anti-fuse transistor. More specifically, the present invention provides an effective method for utilizing split channel MOS structures as an anti-fuse cell suitable for OTP memories.
    • 通常,本发明提供了一种可变厚度的栅氧化物反熔丝晶体管器件,其可以用在非易失性的一次可编程(OTP)存储器阵列应用中。 反熔丝晶体管可以用标准CMOS技术制造,并且被配置为具有源极扩散,栅极氧化物,多晶硅栅极和任选的漏极扩散的标准晶体管元件。 多晶硅栅极下面的可变栅极氧化物由厚的栅极氧化物区域和薄的栅极氧化物区域组成,其中薄的栅极氧化物区域用作局部击穿电压区域。 在编程操作期间,可以在局部击穿电压区域中形成多晶硅栅极和沟道区域之间的导电沟道。 在存储器阵列应用中,可以经由反熔丝晶体管的沟道通过连接到源极扩散的位线来感测施加到多晶硅栅极的字线读取电流。 更具体地,本发明提供了一种利用分裂沟道MOS结构作为适用于OTP存储器的反熔丝单元的有效方法。
    • 7. 发明授权
    • Test circuit for an unprogrammed OTP memory array
    • 用于未编程的OTP存储器阵列的测试电路
    • US08059479B2
    • 2011-11-15
    • US12342367
    • 2008-12-23
    • Wlodek Kurjanowicz
    • Wlodek Kurjanowicz
    • G11C29/00
    • G11C29/08G11C17/14G11C29/027
    • Circuits for testing unprogrammed OTP memories to ensure that wordline and bitline connections, column decoders, wordline drivers, correctness of decoding, sensing and multiplexing operate properly. The OTP testing system includes one or both of column test circuitry and row test circuitry. The column test circuitry charges all the bitlines to a voltage level similar to that provided by a programmed OTP memory cell during a read operation, in response to activation of a test wordline. The bitline voltages can be sensed, thereby allowing for testing of the column decoding and sense amplifier circuits. The row test circuitry charges a test bitline to a voltage level similar to that provided by a programmed OTP memory cell during a read operation, in response to activation of a wordline of the OTP memory array. This test bitline voltage can be sensed, thereby allowing for testing of the row decoding and driver circuits.
    • 用于测试未编程的OTP存储器的电路,以确保字线和位线连接,列解码器,字线驱动器,解码,感测和复用的正确性正常工作。 OTP测试系统包括列测试电路和行测试电路中的一个或两个。 列测试电路响应于测试字线的激活,将所有位线充电到在读取操作期间与编程的OTP存储器单元提供的电压相似的电压电平。 可以检测位线电压,从而允许测试列解码和读出放大器电路。 响应于OTP存储器阵列的字线的激活,行测试电路在读操作期间将测试位线充电到类似于由编程的OTP存储器单元提供的电压电平。 可以检测该测试位线电压,从而允许测试行解码和驱动电路。
    • 8. 发明授权
    • Program lock circuit for a mask programmable anti-fuse memory array
    • 用于掩模可编程反熔丝存储器阵列的程序锁定电路
    • US07817456B2
    • 2010-10-19
    • US12306260
    • 2007-12-20
    • Wlodek Kurjanowicz
    • Wlodek Kurjanowicz
    • G11C17/00
    • G11C17/18G11C17/10H01L27/0203H01L27/112
    • A program lock circuit for inhibiting programming of memory cells. A memory array can have both mask programmable and one-time programmable memory cells connected to the wordlines and the bitlines. Since the one-time programmable memory cells are convertible into mask programmable memory cells through mask programming, such as diffusion mask programming or contact/via mask programming, these mask programmed cells are still electrically programmable, thereby destroying the originally stored data. The programming lock circuit inhibits programming of the mask programmed cells by detecting an activated wordline during a programming operation, and then immediately disabling or decoupling the high voltage supply that is provided to the wordline drivers. Mask programmed transistor elements coupled to each wordline detect the wordline voltage and disable the high voltage supply. A mask programmable master lock device can be provided to inhibit all the rows in the memory array from being programmed.
    • 一种用于禁止存储器单元的编程的程序锁定电路。 存储器阵列可以具有连接到字线和位线的掩模可编程和一次可编程存储器单元。 由于一次性可编程存储器单元可通过掩模编程(例如扩散掩模编程或接触/通孔掩模编程)转换成掩模可编程存储器单元,这些掩模编程单元仍然是电可编程的,从而破坏原始存储的数据。 编程锁定电路通过在编程操作期间检测激活的字线来禁止编程掩模编程的单元,然后立即禁用或去耦提供给字线驱动器的高压电源。 耦合到每个字线的掩模编程晶体管元件检测字线电压并禁用高电压电源。 可以提供掩模可编程主锁定装置来禁止存储器阵列中的所有行被编程。
    • 10. 发明申请
    • POWER UP DETECTION SYSTEM FOR A MEMORY DEVICE
    • 用于存储器件的上电检测系统
    • US20100002527A1
    • 2010-01-07
    • US12306940
    • 2007-12-20
    • Wlodek Kurjanowicz
    • Wlodek Kurjanowicz
    • G11C7/10G11C7/20G11C7/00G11C8/18
    • G11C29/52G11C5/143G11C16/3454G11C16/3459G11C17/14G11C17/16G11C17/165G11C19/00G11C29/027G11C2029/0407
    • A power up detection system for a memory device. Two rows of memory cells are mask programmed to include a word of data having an arbitrary size. The word in the second row is a single-bit shifted version of the word in the first row, such that each bit is shifted one bit position in a predetermined direction. The bits of the first word are read from the first row into slave latches of the register stages of a data register, and then shifted into the master latches of the next register stage of the data register. The bits of the second word are read from the second row into the slave latches of the register stages. Data comparison logic compares data stored in the master and slave latches of each register stage, and provides a signal indicating matching data between the first latches and the second latches, thereby indicating successful power up of the memory device.
    • 用于存储器件的上电检测系统。 两行存储器单元被编程为包括具有任意大小的数据字。 第二行中的字是第一行中单词的单位移位版本,使得每个位沿预定方向移位一位位置。 第一个字的位从第一行读取到数据寄存器的寄存器级的从锁存器,然后移入数据寄存器的下一个寄存器级的主锁存器。 第二个字的位从第二行读入寄存器级的从锁存器。 数据比较逻辑比较存储在每个寄存器级的主锁存器和从锁存器中的数据,并且提供指示第一锁存器和第二锁存器之间的匹配数据的信号,从而指示存储器件的成功上电。