会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明申请
    • Sigma-Delta Analog-Digital Converter For An Xdsl Multistandard Input Stage
    • 用于Xdsl多标准输入级的Sigma-Delta模拟数字转换器
    • US20080297385A1
    • 2008-12-04
    • US11661627
    • 2004-09-02
    • Martin ClaraAntonio Di GiandomenicoJoerg HauptmannAndreas Wiesbauer
    • Martin ClaraAntonio Di GiandomenicoJoerg HauptmannAndreas Wiesbauer
    • H03M3/04
    • H03M3/394H03M3/406H03M3/424H03M3/452
    • The invention relates to a sigma-delta analogue/digital converter for an xDSL multi-standard input stage for converting an xDSL signal into a digital output signal, where the sigma-delta analogue/digital converter (1) has: an analogue loop filter (6) which filters an analogue difference signal between the xDSL signal to be converted and a feedback signal in order to produce a filter output signal; a quantizer which quantizes the filter output signal from the analogue loop filter (6) in order to produce the digital output signal; a first digital/analogue converter (16) which converts the digital output signal into the analogue feedback signal; where the analogue loop filter (6) has at least two resonator filter stages (6a, 6b) which respectively comprise a first integrator (6a-1; 6b-1) and a second integrator (6a-2; 6b-2) connected in series therewith, where the second integrator (6a-2; 6b-2) can be connected to the first integrator (6a-1, 6b-1) by means of a controllable feedback switch (6a-3, 6b-3) in order to close a local feedback loop, where the integrator outputs can respectively be connected by means of a controllable switch (25) to a signal input of an adder (27) which adds the output signals from the integrators in order to produce the filter output signal.
    • 本发明涉及一种用于xDSL多标准输入级的Σ-Δ模拟/数字转换器,用于将xDSL信号转换成数字输出信号,其中Σ-Δ模拟/数字转换器(1)具有:模拟环路滤波器 6),其对要转换的xDSL信号和反馈信号之间的模拟差分信号进行滤波,以产生滤波器输出信号; 量化器,其量化来自模拟环路滤波器(6)的滤波器输出信号,以产生数字输出信号; 第一数字/模拟转换器(16),其将数字输出信号转换成模拟反馈信号; 其中模拟环路滤波器(6)具有至少两个分别包括第一积分器(6a-1; 6b-1)和第二积分器(6a-2; 6b-2)的谐振器滤波器级(6a,6b) 其中第二积分器(6a-2; 6b-2)可以通过可控反馈开关(6a-3,6b-3)按顺序连接到第一积分器(6a-1,6b-1) 以闭合局部反馈回路,其中积分器输出可以分别通过可控开关(25)连接到加法器(27)的信号输入端,加法器(27)的信号输入相加来自积分器的输出信号,以产生滤波器输出信号 。
    • 9. 发明申请
    • Power-Saving Multibit Delta-Sigma Converter
    • 省电多位Delta-Sigma转换器
    • US20070290907A1
    • 2007-12-20
    • US10590401
    • 2005-02-04
    • Lukas DoerrerFranz Kuttner
    • Lukas DoerrerFranz Kuttner
    • H03M3/04
    • H03M3/424H03M1/182H03M3/392
    • The invention relates to a power-saving multibit delta-sigma converter (1) comprising: an input (2) for an analog input signal (ZA) and an output (3) for a digital output signal (ZD); a digital-to-analog converter (4) having a bit width N and serving to convert the digital output signal (ZD) to an analog feedback signal (Z3); a summing device (5) for solving the difference between the input signal (ZA) and the feedback signal (Z3); a filter (6) for filtering the difference signal (Z1); and a clocked quantizing device (7) for quantizing the filtered difference signal (Z2) into a digital output signal (ZD) with the bit width N. Said quantizing device (7) comprises a number of comparators (21, 22, 23) that compare the filtered signal (Z2) with a respective reference potential (U0, U6) associated with each comparator (21, 22, 23) and they each output a comparison result (V1, V2, V3) to a decoder (33), which generates the digital output signal (ZD) from the comparison results (V1, V2, V3), and the reference potentials (U0, . . . U6) are updated according to a previous comparison result.
    • 本发明涉及一种节能多位Δ-Σ转换器(1),包括:用于模拟输入信号(ZA)的输入(2)和用于数字输出信号(ZD)的输出(3); 具有位宽N并用于将数字输出信号(ZD)转换为模拟反馈信号(Z 3)的数模转换器(4); 用于求解输入信号(ZA)和反馈信号(Z 3)之间的差的求和装置(5); 滤波器(6),用于滤除差分信号(Z 1); 以及用于将经滤波的差分信号(Z 2)量化为具有位宽度N的数字输出信号(ZD)的时钟量化装置(7)。所述量化装置(7)包括多个比较器(21,22,23) 其将经滤波的信号(Z 2)与与每个比较器(21,22,23)相关联的相应参考电位(U 0,U 6)进行比较,并且它们各自输出比较结果(V 1,V 2,V 3)到 根据比较结果(V 1,V 2,V 3)和参考电位(U 0,... U 6)生成数字输出信号(ZD)的解码器(33)根据前一个 比较结果。