会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Phase change memory structures and methods
    • 相变记忆结构和方法
    • US08574954B2
    • 2013-11-05
    • US12872945
    • 2010-08-31
    • Sanh D. Tang
    • Sanh D. Tang
    • H01L21/62
    • H01L45/1253G11C13/0004H01L27/2409H01L27/2463H01L45/04H01L45/06H01L45/1233H01L45/14H01L45/144H01L45/148H01L45/1675H01L45/1683
    • Methods, devices, and systems associated with phase change material memory are described herein. In one or more embodiments, a method of forming a phase change material memory cell includes forming a number of memory structure regions, wherein the memory structure regions include a bottom electrode material and a sacrificial material, forming a number of insulator regions between the number of memory structure regions, forming a number of openings between the number of insulator regions and forming a contoured surface on the number of insulator regions by removing the sacrificial material and a portion of the number of insulator regions, forming a number of dielectric spacers on the number of insulator regions, forming a contoured opening between the number of insulator regions and exposing the bottom electrode material by removing a portion of the number of dielectric spacers, and forming a phase change material in the opening between the number of insulator regions.
    • 本文描述了与相变材料存储器相关联的方法,装置和系统。 在一个或多个实施例中,形成相变材料存储单元的方法包括形成多个存储器结构区域,其中存储器结构区域包括底部电极材料和牺牲材料,在多个绝缘体区域之间形成多个绝缘体区域 存储器结构区域,在多个绝缘体区域之间形成多个开口,并通过去除牺牲材料和绝缘体区域的数量的一部分在绝缘体区域的数量上形成轮廓表面,在数量上形成多个电介质间隔物 的绝缘体区域之间,在多个绝缘体区域之间形成轮廓的开口,并通过去除一部分电介质间隔物而露出底部电极材料,并且在绝缘体区域之间的开口中形成相变材料。
    • 10. 发明申请
    • Methods Of Forming Transistors, And Methods Of Forming Memory Arrays
    • 形成晶体管的方法,以及形成记忆阵列的方法
    • US20120238061A1
    • 2012-09-20
    • US13485892
    • 2012-05-31
    • Mark FischerSanh D. Tang
    • Mark FischerSanh D. Tang
    • H01L21/336
    • H01L27/10876H01L21/823425H01L21/823487H01L27/2454H01L29/0653H01L29/42368H01L29/456H01L29/66666H01L29/7827H01L45/06H01L45/1233
    • Some embodiments include methods of forming vertical transistors. A construction may have a plurality of spaced apart fins extending upwardly from a semiconductor substrate. Each of the fins may have vertical transistor pillars, and each of the vertical transistor pillars may have a bottom source/drain region location, a channel region location over the bottom source/drain region location, and a top source/drain region location over the channel region location. Electrically conductive gate material may be formed along the fins while using oxide within spaces along the bottoms of the fins to offset the electrically conductive gate material to be above the bottom source/drain region locations of the vertical transistor pillars. The oxide may be an oxide which etches at a rate of at least about 100 Å/minute with dilute HF at room temperature. In some embodiments the oxide may be removed after the electrically conductive gate material is formed.
    • 一些实施例包括形成垂直晶体管的方法。 结构可以具有从半导体衬底向上延伸的多个间隔开的翅片。 每个鳍片可以具有垂直的晶体管柱,并且每个垂直晶体管柱可以具有底部源极/漏极区域位置,在底部源极/漏极区域位置上方的沟道区域位置,以及顶部源极/漏极区域 渠道区域位置。 导电栅极材料可以沿着鳍片形成,同时沿着鳍状物的底部在空间内使用氧化物以将导电栅极材料偏移到垂直晶体管柱的底部源极/漏极区域的上方。 氧化物可以是在室温下用稀释HF以至少约100埃/分钟的速率蚀刻的氧化物。 在一些实施例中,可以在形成导电栅极材料之后去除氧化物。