会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Methods of fabricating a transistor gate including cobalt silicide
    • 制造包括硅化钴的晶体管栅极的方法
    • US08652912B2
    • 2014-02-18
    • US11636192
    • 2006-12-08
    • Yongjun Jeff Hu
    • Yongjun Jeff Hu
    • H01L21/336
    • H01L29/4975H01L21/28273H01L27/105H01L27/10805H01L27/10891H01L27/115H01L27/11521
    • A method for fabricating a transistor gate with a conductive element that includes cobalt silicide includes use of a sacrificial material as a place-holder between sidewall spacers of the transistor gate until after high temperature processes, such as the fabrication of raised source and drain regions, have been completed. In addition, semiconductor devices (e.g., DRAM devices and NAND flash memory devices) with transistor gates that include cobalt silicide in their conductive elements are also disclosed, as are transistors with raised source and drain regions and cobalt silicide in the transistor gates thereof. Intermediate semiconductor device structures that include transistor gates with sacrificial material or a gap between upper portions of sidewall spacers are also disclosed.
    • 一种制造具有包括硅化钴的导电元件的晶体管栅极的方法包括使用牺牲材料作为晶体管栅极的侧壁间隔物之间​​的位置保持器,直到高温处理(例如升高的源极和漏极区域的制造) 已经完成 此外,还公开了具有在其导电元件中包括硅化钴的晶体管栅极的半导体器件(例如,DRAM器件和NAND闪存器件),晶体管的晶体管具有在其晶体管栅极中具有升高的源极和漏极区域以及硅化钴的晶体管。 还公开了包括具有牺牲材料的晶体管栅极或侧壁间隔物的上部之间的间隙的中间半导体器件结构。
    • 4. 发明申请
    • Methods Of Forming Transistor Gates
    • 形成晶体管门的方法
    • US20130012013A1
    • 2013-01-10
    • US13605848
    • 2012-09-06
    • Yongjun Jeff Hu
    • Yongjun Jeff Hu
    • H01L21/283
    • H01L29/66833H01L21/28273H01L21/28282H01L27/115H01L27/11521H01L27/11524H01L27/1157H01L29/4234H01L29/66825H01L29/792
    • Some embodiments include methods of forming charge storage transistor gates and standard FET gates in which common processing is utilized for fabrication of at least some portions of the different types of gates. FET and charge storage transistor gate stacks may be formed. The gate stacks may each include a gate material, an insulative material, and a sacrificial material. The sacrificial material is removed from the FET and charge storage transistor gate stacks. The insulative material of the FET gate stacks is etched through. A conductive material is formed over the FET gate stacks and over the charge storage transistor gate stacks. The conductive material physically contacts the gate material of the FET gate stacks, and is separated from the gate material of the charge storage transistor gate stacks by the insulative material remaining in the charge storage transistor gate stacks. Some embodiments include gate structures.
    • 一些实施例包括形成电荷存储晶体管栅极和标准FET栅极的方法,其中公共处理用于制造不同类型栅极的至少一些部分。 可以形成FET和电荷存储晶体管栅极堆叠。 栅极堆叠可以各自包括栅极材料,绝缘材料和牺牲材料。 牺牲材料从FET中去除并对存储晶体管栅极堆叠进行充电。 FET栅极堆叠的绝缘材料被蚀刻通过。 导电材料形成在FET栅叠层上方和电荷存储晶体管栅堆上。 导电材料物理地接触FET栅极堆叠的栅极材料,并且通过残留在电荷存储晶体管栅极堆叠中的绝缘材料与电荷存储晶体管栅极堆叠的栅极材料分离。 一些实施例包括门结构。
    • 6. 发明授权
    • Semiconductor constructions for transistor gates and NAND cell units
    • 晶体管栅极和NAND单元的半导体结构
    • US08288817B2
    • 2012-10-16
    • US12986487
    • 2011-01-07
    • Yongjun Jeff Hu
    • Yongjun Jeff Hu
    • H01L29/792
    • H01L29/66833H01L21/28273H01L21/28282H01L27/115H01L27/11521H01L27/11524H01L27/1157H01L29/4234H01L29/66825H01L29/792
    • Some embodiments include methods of forming charge storage transistor gates and standard FET gates in which common processing is utilized for fabrication of at least some portions of the different types of gates. FET and charge storage transistor gate stacks may be formed. The gate stacks may each include a gate material, an insulative material, and a sacrificial material. The sacrificial material is removed from the FET and charge storage transistor gate stacks. The insulative material of the FET gate stacks is etched through. A conductive material is formed over the FET gate stacks and over the charge storage transistor gate stacks. The conductive material physically contacts the gate material of the FET gate stacks, and is separated from the gate material of the charge storage transistor gate stacks by the insulative material remaining in the charge storage transistor gate stacks. Some embodiments include gate structures.
    • 一些实施例包括形成电荷存储晶体管栅极和标准FET栅极的方法,其中公共处理用于制造不同类型栅极的至少一些部分。 可以形成FET和电荷存储晶体管栅极堆叠。 栅极堆叠可以各自包括栅极材料,绝缘材料和牺牲材料。 牺牲材料从FET中去除并对存储晶体管栅极堆叠进行充电。 FET栅极堆叠的绝缘材料被蚀刻通过。 导电材料形成在FET栅叠层上方和电荷存储晶体管栅堆上。 导电材料物理地接触FET栅极堆叠的栅极材料,并且通过残留在电荷存储晶体管栅极堆叠中的绝缘材料与电荷存储晶体管栅极堆叠的栅极材料分离。 一些实施例包括门结构。
    • 9. 发明申请
    • Methods of Forming CoSi2, Methods of Forming Field Effect Transistors, and Methods of Forming Conductive Contacts
    • 形成CoSi2的方法,形成场效应晶体管的方法和形成导电触点的方法
    • US20090035938A1
    • 2009-02-05
    • US12244692
    • 2008-10-02
    • Yongjun Jeff Hu
    • Yongjun Jeff Hu
    • H01L21/44
    • H01L29/665H01L21/28518
    • The invention included to methods of forming CoSi2, methods of forming field effect transistors, and methods of forming conductive contacts. In one implementation, a method of forming CoSi2 includes forming a substantially amorphous layer comprising MSix over a silicon-containing substrate, where “M” comprises at least some metal other than cobalt. A layer comprising cobalt is deposited over the substantially amorphous MSix-comprising layer. The substrate is annealed effective to diffuse cobalt of the cobalt-comprising layer through the substantially amorphous MSix-comprising layer and combine with silicon of the silicon-containing substrate to form CoSi2 beneath the substantially amorphous MSix-comprising layer. Other aspects and implementations are contemplated.
    • 本发明包括形成CoSi 2的方法,形成场效应晶体管的方法以及形成导电触点的方法。 在一个实施方案中,形成CoSi 2的方法包括在含硅衬底上形成包含MSix的基本非晶层,其中“M”至少包括除钴以外的一些金属。 包含钴的层沉积在基本上无定形的含MSix的层上。 将衬底退火有效地将含钴层的钴扩散通过基本上无定形的含MSix层并与含硅衬底的硅结合,以在基本上无定形的含MSix层下形成CoSi 2。 考虑了其他方面和实现。
    • 10. 发明授权
    • Metal gate engineering for surface P-channel devices
    • 金属门工程用于表面P沟道器件
    • US07368796B2
    • 2008-05-06
    • US11371657
    • 2006-03-08
    • Yongjun Jeff Hu
    • Yongjun Jeff Hu
    • H01L31/00
    • H01L21/823857H01L21/28088H01L21/823842H01L29/4966H01L29/4975
    • A semiconductor device, such as a CMOS device, having gates with a high work function in PMOS regions and low work functions in NMOS regions and a method of producing the same. Using nitrogen implantation or plasma annealing, a low work function W (or CoSix)/TaSixNy/GOx/Si gate stack is formed in the NMOS regions while a high work function W (or CoSix)/Ta5Si3/GOx/Si gate stack is formed in the PMOS regions. The improved process also eliminates the need for a nitrided GOx which is known to degrade gm (transconductance) performance. The materials of the semiconductor devices exhibit improved adhesion characteristics to adjacent materials and low internal stress.
    • 一种半导体器件,例如CMOS器件,其在PMOS区域中具有高功函数的栅极和NMOS区域中的低功函数及其制造方法。 使用氮注入或等离子体退火,低功函数W(或Co x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x Si x 形成在NMOS区域中,同时形成高功函数W(或CoSi x Sb)/ Ta 5 Si 3 / GO x / Si栅叠层 在PMOS区域。 改进的方法也不需要已知降解g(跨导)性能的氮化的GOx。 半导体器件的材料表现出对相邻材料的改善的粘附特性和低内应力。