会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 13. 发明授权
    • Method of manufacturing a semiconductor device
    • 制造半导体器件的方法
    • US07723190B2
    • 2010-05-25
    • US11647691
    • 2006-12-28
    • Gyu Gwang SimJong Min Kim
    • Gyu Gwang SimJong Min Kim
    • H01L21/8234
    • H01L29/66666H01L21/26586H01L29/0634H01L29/0653H01L29/42368H01L29/7828
    • Disclosed are a semiconductor device having a vertical trench gate structure to improve the integration degree and a method of manufacturing the same. The semiconductor device includes an epitaxial layer having a second conductive type on a first conductive type substrate having an active region and an isolation region, a trench in the isolation region, a first conductive type first region in the epitaxial layer at opposite side portions of the trench, an isolation layer at a predetermined depth in the trench, a gate insulation layer along upper side portions of the trench, a gate electrode in an upper portion of the trench, a body region in the active region, a source electrode on the body region, a source region in an upper portion of the body region at opposite side portions of the gate electrode, and a drain electrode at a rear surface of the substrate.
    • 公开了一种具有提高集成度的垂直沟槽栅极结构的半导体器件及其制造方法。 半导体器件包括在第一导电类型衬底上具有第二导电类型的外延层,该第一导电类型衬底具有有源区和隔离区,隔离区中的沟槽,在外延层中的第二导电类型的第一区, 沟槽,沟槽中预定深度处的隔离层,沿着沟槽的上侧部分的栅极绝缘层,沟槽上部的栅极电极,有源区域中的主体区域,主体上的源极电极 区域,位于栅电极的相对侧部的体区的上部的源极区域和位于衬底的背面的漏电极。
    • 14. 发明授权
    • Semiconductor device and method for manufacturing the same
    • 半导体装置及其制造方法
    • US07709372B2
    • 2010-05-04
    • US11641037
    • 2006-12-19
    • Keun Soo Park
    • Keun Soo Park
    • H01L21/4763
    • H01L21/76877H01L21/76849H01L21/76855H01L21/76889
    • A method of manufacturing a metal wiring in a semiconductor device includes: forming a via hole by selectively etching an interlayer insulating layer formed on a first metal layer; sequentially forming a first barrier metal layer and a second metal layer on the interlayer insulating layer; etching the first barrier metal layer and the second metal layer in the via hole to a predetermined depth together with selectively etching a surface of the second metal layer; forming a silicon layer on the first barrier metal and the second metal to a predetermined height; forming a second barrier metal layer on the interlayer insulating layer; forming a third metal layer on the second barrier metal layer; and forming a second barrier metal pattern and a third metal layer pattern by patterning the second barrier metal layer and the third metal layer.
    • 在半导体器件中制造金属布线的方法包括:通过选择性地蚀刻形成在第一金属层上的层间绝缘层来形成通孔; 在层间绝缘层上依次形成第一阻挡金属层和第二金属层; 在选择性蚀刻第二金属层的表面的同时,将通孔中的第一阻挡金属层和第二金属层蚀刻到预定深度; 在所述第一阻挡金属和所述第二金属上形成硅层至预定高度; 在所述层间绝缘层上形成第二阻挡金属层; 在所述第二阻挡金属层上形成第三金属层; 以及通过图案化所述第二阻挡金属层和所述第三金属层来形成第二阻挡金属图案和第三金属层图案。
    • 15. 发明授权
    • Flash memory device and fabricating method thereof
    • 闪存装置及其制造方法
    • US07709321B2
    • 2010-05-04
    • US11024700
    • 2004-12-30
    • Jin Hyo Jung
    • Jin Hyo Jung
    • H01L21/336
    • H01L29/42324H01L21/28273Y10S438/954
    • A flash memory and a flash memory fabrication method for increasing the coupling ratio by HSG including forming a STI region on a silicon substrate to define an active region, forming a tunneling oxide layer on the active region, and depositing an amorphous silicon layer on the silicon substrate. The method also includes patterning the amorphous silicon layer along a bit line direction, forming an embossed silicon layer including HSGs on the patterned amorphous silicon layer, and sequentially depositing an ONO layer and a polysilicon layer for a control gate on the resulting structure. The method further includes forming a photoresist pattern on the polysilicon layer, and forming a control gate by etching the polysilicon layer using the photoresist pattern as a mask, and simultaneously forming a floating gate along the bit line.
    • 一种用于通过HSG增加耦合比的闪速存储器和闪速存储器制造方法,包括在硅衬底上形成STI区以限定有源区,在有源区上形成隧穿氧化物层,以及在硅上沉积非晶硅层 基质。 该方法还包括沿位线方向图案化非晶硅层,在图案化非晶硅层上形成包括HSG的压花硅层,并在所得结构上依次沉积ONO层和用于控制栅极的多晶硅层。 所述方法还包括在所述多晶硅层上形成光致抗蚀剂图案,以及通过使用所述光致抗蚀剂图案作为掩模蚀刻所述多晶硅层,并且沿着所述位线同时形成浮栅来形成控制栅极。
    • 18. 发明授权
    • Method for manufacturing a CMOS image sensor
    • CMOS图像传感器的制造方法
    • US07678643B2
    • 2010-03-16
    • US11528178
    • 2006-09-26
    • In Gyun Jeon
    • In Gyun Jeon
    • H01L21/8238H01L31/062
    • H01L27/14643H01L27/14601H01L27/14689
    • Provided is a CMOS image sensor and method of manufacturing same. The CMOS image sensor includes a photodiode, a transfer transistor, a reset transistor, a drive transistor, and a select transistor. A device isolation layer is formed on a first conductive type substrate. Gate electrodes of the transfer transistor, the reset transistor, the drive transistor, and the select transistor are formed on an active region of the substrate with gate insulating layers interposed therebetween. A first diffusion region is formed of a second conductive type in a first region of the active region, where the first region does not include a floating diffusion region between the transfer transistor and the reset transistor and the photodiode region. A second diffusion region is formed of the second conductive type in the floating diffusion region at a concentration lower than that of the second conductive type first diffusion region.
    • 提供了一种CMOS图像传感器及其制造方法。 CMOS图像传感器包括光电二极管,传输晶体管,复位晶体管,驱动晶体管和选择晶体管。 器件隔离层形成在第一导电类型的衬底上。 传输晶体管的栅电极,复位晶体管,驱动晶体管和选择晶体管形成在衬底的有源区上,栅极绝缘层位于它们之间。 第一扩散区域由有源区域的第一区域中的第二导电类型形成,其中第一区域不包括传输晶体管和复位晶体管与光电二极管区域之间的浮动扩散区域。 第二扩散区域以比第二导电型第一扩散区域低的浓度在浮动扩散区域中由第二导电类型形成。
    • 19. 发明授权
    • CMOS image sensor and method for manufacturing the same
    • CMOS图像传感器及其制造方法
    • US07678602B2
    • 2010-03-16
    • US11615086
    • 2006-12-22
    • Chang Eun Lee
    • Chang Eun Lee
    • H01L27/146
    • H01L27/14632H01L27/14621H01L27/14643
    • A CMOS image sensor and a method for manufacturing the same are provided. The method includes: preparing a semiconductor substrate in which a device isolation region and an active region are defined; forming a gate pattern including a gate oxide layer and a gate electrode on the semiconductor substrate; implanting n-type impurity ions in a predetermined part of the active region of the semiconductor substrate to form a photodiode region; forming a spacer at a sidewall of the gate pattern; forming a p-type impurity region at a surface of the photodiode region; forming an epitaxial layer on the semiconductor substrate and the gate pattern except for on the device isolation region and the spacers by performing a selective epitaxial growth; and implanting n+ type ions in a transistor region of the semiconductor substrate below the epitaxial layer to form a source/drain region.
    • 提供CMOS图像传感器及其制造方法。 该方法包括:制备其中限定了器件隔离区和有源区的半导体衬底; 在所述半导体衬底上形成包括栅极氧化物层和栅电极的栅极图案; 在所述半导体衬底的有源区的预定部分中注入n型杂质离子以形成光电二极管区; 在所述栅极图案的侧壁处形成间隔物; 在所述光电二极管区域的表面形成p型杂质区域; 通过进行选择性外延生长,在半导体衬底上形成除了器件隔离区域和间隔物之外的栅极图案的外延层; 以及在所述半导体衬底的所述外延层下面的晶体管区域内注入n +型离子以形成源/漏区。