会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Test techniques for a delay-locked loop receiver interface
    • 延迟锁定环路接收机接口的测试技术
    • US07817761B2
    • 2010-10-19
    • US11756674
    • 2007-06-01
    • Meei-Ling ChiangDwight K. ElveySanjeev MaheshwariEmerson S. Fang
    • Meei-Ling ChiangDwight K. ElveySanjeev MaheshwariEmerson S. Fang
    • H04L7/00H03L7/06
    • G01R31/3016G01R31/31725H03L7/07H03L7/0814H03L7/091
    • An integrated circuit includes a variable delay circuit configured to generate at least one delayed clock signal based on a first clock signal and a first control signal. The integrated circuit includes a control circuit configured to generate a count value based on a second input signal and a second control signal. The first clock signal is a first version of the at least one delayed clock signal. At least one of the second input signal and the second control signal is a second version of the at least one delayed clock signal and the count value is indicative of a frequency characteristic of the at least one delayed clock signal. The integrated circuit is configured to monotonically vary the first control signal over a range of values and the count value is determined for individual values of the control signal.
    • 集成电路包括可变延迟电路,其被配置为基于第一时钟信号和第一控制信号产生至少一个延迟的时钟信号。 集成电路包括配置为基于第二输入信号和第二控制信号产生计数值的控制电路。 第一时钟信号是至少一个延迟时钟信号的第一版本。 所述第二输入信号和所述第二控制信号中的至少一个是所述至少一个延迟时钟信号的第二版本,并且所述计数值指示所述至少一个延迟的时钟信号的频率特性。 集成电路被配置为在一个值的范围内单调地改变第一控制信号,并且针对控制信号的各个值确定计数值。
    • 3. 发明授权
    • Simultaneous core testing in multi-core integrated circuits
    • 多核心集成电路同时核心测试
    • US07685487B1
    • 2010-03-23
    • US11086924
    • 2005-03-22
    • Ting-Yu KuoDwight K. Elvey
    • Ting-Yu KuoDwight K. Elvey
    • G01R31/28
    • G01R31/318563
    • Various embodiments of methods and systems for simultaneously testing multiple cores included in an integrated circuit are disclosed. In one embodiment, an integrated circuit may include two or more logic cores. The IC may also include structural scan test hardware coupled to the cores. This structural scan test hardware may be capable of inputting scan test vector data into scan registers associated with each of the logic cores, simultaneously executing a scan test on the logic cores included in the IC, and outputting the results of the scan tests for multiple cores to automated test equipment (ATE) simultaneously. In one embodiment, elements of the results of testing for multiple cores may be interleaved on a single output line such that an element of test result data from each core is present on an input channel to the ATE during each strobe window.
    • 公开了用于同时测试集成电路中包括的多个核的方法和系统的各种实施例。 在一个实施例中,集成电路可以包括两个或更多个逻辑核。 IC还可以包括耦合到核的结构扫描测试硬件。 该结构扫描测试硬件可能能够将扫描测试矢量数据输入到与每个逻辑核心相关联的扫描寄存器中,同时对包含在IC中的逻辑核心执行扫描测试,并输出多个核心的扫描测试结果 同时进行自动化测试设备(ATE)。 在一个实施例中,用于多个核心的测试结果的元素可以交织在单个输出线上,使得来自每个核心的测试结果数据的元素在每个选通窗口期间的输入信道上存在于ATE。
    • 8. 发明授权
    • System and method for improving LBIST test coverage
    • LBIST测试覆盖的系统和方法
    • US06636997B1
    • 2003-10-21
    • US09695749
    • 2000-10-24
    • Paul WongMark O. PorterDwight K. Elvey
    • Paul WongMark O. PorterDwight K. Elvey
    • G01R3128
    • G01R31/318536G01R31/318566
    • The initialization process and structure of the system ensure that during loading of random data a 1-hot condition is maintained to the 1-hot multiplexer so as to prevent contention or a high current state. The present invention further improves observability of intermediate stages by preventing random data feeding of the state elements in scan chains that cannot tolerate random data. A scan chain having only scan registers that can receive random data is referred to as a LBIST Random Scan Chain (LRSC) and a scan chain having one or more scan registers that cannot tolerate and cannot receive random data is referred to as a “LBIST Non-random Scan Chain” (LNSC). A PRPG generates random data having a plurality of bit values to the LRSCs which is then passed to a multiple input shift register (MISR). The LNSCs do not receive random data from the PRPG but instead receive bit values from another scan chain. Before feeding bit values into a LNSC, the bit values are feed into a decoder and the LNSCs feed bit values reflecting test responses into the MISR. The system may further include recirculation lines in electrical communication with a LNSC to recirculate original bit values back into the LNSC.
    • 系统的初始化过程和结构确保在加载随机数据期间,保持1-hot条件到1-hot多路复用器,以防止争用或高电流状态。 本发明通过防止在不能容忍随机数据的扫描链中的状态元素的随机数据馈送来进一步提高中间级的可观察性。 具有仅能够接收随机数据的扫描寄存器的扫描链被称为LBIST随机扫描链(LRSC),并且具有不能容忍和不能接收随机数据的一个或多个扫描寄存器的扫描链被称为“LBIST非 - 随机扫描链“(LNSC)。 PRPG向LRSC生成具有多个比特值的随机数据,然后将其传递给多输入移位寄存器(MISR)。 LNSC不会从PRPG接收随机数据,而是从另一个扫描链接收位值。 在将位值送入LNSC之前,将位值送入解码器,LNSC将反映测试响应的位值送入MISR。 该系统还可以包括与LNSC电连通的再循环线,以将原始比特值再循环回LNSC。