会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Semiconductor device having a multi-channel type MOS transistor
    • 具有多沟道型MOS晶体管的半导体器件
    • US08129777B2
    • 2012-03-06
    • US12659008
    • 2010-02-23
    • Min-Sang KimSung-Young LeeSung-Min KimEun-Jung YunIn-Hyuk Choi
    • Min-Sang KimSung-Young LeeSung-Min KimEun-Jung YunIn-Hyuk Choi
    • H01L29/76H01L29/94H01L31/062H01L31/113H01L31/119
    • H01L29/78696H01L29/42392H01L29/66787
    • In a method of manufacturing a semiconductor device, an active channel pattern is formed on a substrate. The active channel pattern includes preliminary gate patterns and single crystalline silicon patterns that are alternately stacked with each other. A source/drain layer is formed on a sidewall of the active channel pattern. Mask pattern structures including a gate trench are formed on the active channel pattern and the source/drain layer. The patterns are selectively etched to form tunnels. The gate trench is then filled with a gate electrode. The gate electrode surrounds the active channel pattern. The gate electrode is protruded from the active channel pattern. The mask pattern structures are then removed. Impurities are implanted into the source/drain regions to form source/drain regions. A silicidation process is carried out on the source/drain regions to form a metal silicide layer, thereby completing a semiconductor device having a MOS transistor.
    • 在制造半导体器件的方法中,在衬底上形成有源沟道图案。 有源沟道图案包括彼此交替堆叠的初步栅极图案和单晶硅图案。 源极/漏极层形成在有源沟道图案的侧壁上。 在有源沟道图案和源极/漏极层上形成包括栅极沟槽的掩模图案结构。 选择性地蚀刻图案以形成隧道。 然后用栅电极填充栅极沟槽。 栅电极围绕有源沟道图案。 栅电极从有源沟道图案突出。 然后去除掩模图案结构。 将杂质注入源/漏区以形成源/漏区。 在源极/漏极区域上进行硅化处理以形成金属硅化物层,从而完成具有MOS晶体管的半导体器件。
    • 3. 发明申请
    • MULTIBIT ELECTRO-MECHANICAL MEMORY DEVICE AND METHOD OF MANUFACTURING THE SAME
    • 多电子机电存储器件及其制造方法
    • US20110230001A1
    • 2011-09-22
    • US13116374
    • 2011-05-26
    • Eun-Jung YunMin-Sang KimSung-Min KimSung-Young LeeJi-Myoung LeeIn-Hyuk Choi
    • Eun-Jung YunMin-Sang KimSung-Min KimSung-Young LeeJi-Myoung LeeIn-Hyuk Choi
    • H01L21/00
    • H01L27/10G11C11/50H01L27/115
    • A multibit electro-mechanical memory device comprises a substrate, a bit line on the substrate, a first interlayer insulating film on the bit line, first and second lower word lines on the first interlayer insulating film, the first and second lower word lines separated horizontally from each other by a trench, a spacer abutting a sidewall of each of the first and second lower word lines, a pad electrode inside a contact hole, first and second cantilever electrodes suspended over first and second lower voids that correspond to upper parts of the first and second lower word lines provided in both sides on the pad electrode, the first and second cantilever electrodes being separated from each other by the trench, and being curved in a third direction that is perpendicular to the first and second direction; a second interlayer insulating film on the pad electrode, first and second trap sites supported by the second interlayer insulating film to have first and second upper voids on the first and second cantilever electrodes, and first and second upper word lines on the first and second trap sites.
    • 多位机电存储器件包括衬底,衬底上的位线,位线上的第一层间绝缘膜,第一层间绝缘膜上的第一和第二下字线,第一和第二下字线水平分开 通过沟槽彼此相邻的间隔件,邻接第一和第二下部字线中的每一个的侧壁的间隔件,接触孔内的焊盘电极,悬挂在第一和第二下部空隙中的第一和第二悬臂电极,其对应于 第一和第二下部字线设置在焊盘电极的两侧,第一和第二悬臂电极通过沟槽彼此分离,并且在垂直于第一和第二方向的第三方向上弯曲; 在所述焊盘电极上的第二层间绝缘膜,由所述第二层间绝缘膜支撑的第一和第二陷阱位置,以在所述第一和第二悬臂电极上具有第一和第二上部空隙,以及在所述第一和第二阱上的第一和第二上部字线 网站。
    • 5. 发明授权
    • Multibit electro-mechanical memory device having cantilever electrodes
    • 具有悬臂电极的多位机电记忆装置
    • US07973343B2
    • 2011-07-05
    • US12154473
    • 2008-05-23
    • Eun-Jung YunMin-Sang KimSung-Min KimSung-Young LeeJi-Myoung LeeIn-Hyuk Choi
    • Eun-Jung YunMin-Sang KimSung-Min KimSung-Young LeeJi-Myoung LeeIn-Hyuk Choi
    • H01L29/66H01L29/84H01L21/00
    • H01L27/10G11C11/50H01L27/115
    • A multibit electro-mechanical memory device comprises a substrate, a bit line on the substrate, a first interlayer insulating film on the bit line, first and second lower word lines on the first interlayer insulating film, the first and second lower word lines separated horizontally from each other by a trench, a spacer abutting a sidewall of each of the first and second lower word lines, a pad electrode inside a contact hole, first and second cantilever electrodes suspended over first and second lower voids that correspond to upper parts of the first and second lower word lines provided in both sides on the pad electrode, the first and second cantilever electrodes being separated from each other by the trench, and being curved in a third direction that is perpendicular to the first and second direction; a second interlayer insulating film on the pad electrode, first and second trap sites supported by the second interlayer insulating film to have first and second upper voids on the first and second cantilever electrodes, and first and second upper word lines on the first and second trap sites.
    • 多位机电存储器件包括衬底,衬底上的位线,位线上的第一层间绝缘膜,第一层间绝缘膜上的第一和第二下字线,第一和第二下字线水平分开 通过沟槽彼此相邻的间隔件,邻接第一和第二下部字线中的每一个的侧壁的间隔件,接触孔内的焊盘电极,悬挂在第一和第二下部空隙中的第一和第二悬臂电极,其对应于 第一和第二下部字线设置在焊盘电极的两侧,第一和第二悬臂电极通过沟槽彼此分离,并且在垂直于第一和第二方向的第三方向上弯曲; 在所述焊盘电极上的第二层间绝缘膜,由所述第二层间绝缘膜支撑的第一和第二陷阱位置,以在所述第一和第二悬臂电极上具有第一和第二上部空隙,以及在所述第一和第二阱上的第一和第二上部字线 网站。
    • 6. 发明授权
    • Methods of fabricating electromechanical non-volatile memory devices
    • 制造机电非易失性存储器件的方法
    • US07911011B2
    • 2011-03-22
    • US12693783
    • 2010-01-26
    • Eun-Jung YunSung-Young LeeMin-Sang KimSung-Min Kim
    • Eun-Jung YunSung-Young LeeMin-Sang KimSung-Min Kim
    • H01L29/84
    • H01L27/10G11C23/00
    • Electromechanical non-volatile memory devices are provided including a semiconductor substrate having an upper surface including insulation characteristics. A first electrode pattern is provided on the semiconductor substrate. The first electrode pattern exposes portions of a surface of the semiconductor substrate therethrough. A conformal bit line is provided on the first electrode pattern and the exposed surface of semiconductor substrate. The bit line is spaced apart from a sidewall of the first electrode pattern and includes a conductive material having an elasticity generated by a voltage difference. An insulating layer pattern is provided on an upper surface of the bit line located on the semiconductor substrate. A second electrode pattern is spaced apart from the bit line and provided on the insulating layer pattern. The second electrode pattern faces the first electrode pattern. Related methods are also provided.
    • 提供了包括具有包括绝缘特性的上表面的半导体衬底的机电非易失性存储器件。 第一电极图案设置在半导体衬底上。 第一电极图案暴露半导体衬底的表面的部分通过其中。 在第一电极图案和半导体衬底的暴露表面上提供保形位线。 位线与第一电极图案的侧壁间隔开,并且包括具有由电压差产生的弹性的导电材料。 绝缘层图案设置在位于半导体衬底上的位线的上表面上。 第二电极图案与位线间隔开并设置在绝缘层图案上。 第二电极图案面向第一电极图案。 还提供了相关方法。
    • 8. 发明授权
    • Multi-bit electro-mechanical memory device and method of manufacturing the same
    • 多位机电记忆体装置及其制造方法
    • US07719068B2
    • 2010-05-18
    • US12002668
    • 2007-12-18
    • Sung-Young LeeDong-Won KimMin-Sang KimEun-Jung YunDong-Gun Park
    • Sung-Young LeeDong-Won KimMin-Sang KimEun-Jung YunDong-Gun Park
    • G11C11/50
    • H01L29/788G11C11/56G11C23/00
    • There are provided a multi-bit electro-mechanical memory device capable of enhancing or maximizing a degree of integration of the memory device and a method of manufacturing the multi-bit electro-mechanical memory device which includes a substrate, a bit line on the substrate, and extending in a first direction; a word line on the bit line, insulated from the bit line, and extending in a second direction transverse to the first direction, and a cantilever electrode including a shape memory alloy. The cantilever electrode has a first portion electrically connected to the bit line and a second portion extending in the first direction, and spaced apart from the word line by an air gap, wherein the cantilever electrode, in a first state, is in electrical contact with the word line, and, in a second state, is spaced apart from the word line.
    • 提供了能够增强或最大化存储器件的集成度的多位机电存储器件和制造多位机电存储器件的方法,该多位机电存储器件包括衬底,衬底上的位线 并且沿第一方向延伸; 位线上的字线,与位线绝缘,并且沿与第一方向横切的第二方向延伸,以及包括形状记忆合金的悬臂电极。 所述悬臂电极具有电连接到所述位线的第一部分和沿所述第一方向延伸的第二部分,并且通过气隙与所述字线间隔开,其中所述悬臂电极在第一状态下与所述第一状态电接触 字线,并且在第二状态下与字线间隔开。
    • 9. 发明授权
    • Electromechanical non-volatile memory devices
    • 机电非易失性存储器件
    • US07675142B2
    • 2010-03-09
    • US11876111
    • 2007-10-22
    • Eun-Jung YunSung-Young LeeMin-Sang KimSung-Min Kim
    • Eun-Jung YunSung-Young LeeMin-Sang KimSung-Min Kim
    • H01L29/84
    • H01L27/10G11C23/00
    • Electromechanical non-volatile memory devices are provided including a semiconductor substrate having an upper surface including insulation characteristics. A first electrode pattern is provided on the semiconductor substrate. The first electrode pattern exposes portions of a surface of the semiconductor substrate therethrough. A conformal bit line is provided on the first electrode pattern and the exposed surface of semiconductor substrate. The bit line is spaced apart from a sidewall of the first electrode pattern and includes a conductive material having an elasticity generated by a voltage difference. An insulating layer pattern is provided on an upper surface of the bit line located on the semiconductor substrate. A second electrode pattern is spaced apart from the bit line and provided on the insulating layer pattern. The second electrode pattern faces the first electrode pattern.
    • 提供了包括具有包括绝缘特性的上表面的半导体衬底的机电非易失性存储器件。 第一电极图案设置在半导体衬底上。 第一电极图案暴露半导体衬底的表面的部分通过其中。 在第一电极图案和半导体衬底的暴露表面上提供保形位线。 位线与第一电极图案的侧壁间隔开,并且包括具有由电压差产生的弹性的导电材料。 绝缘层图案设置在位于半导体衬底上的位线的上表面上。 第二电极图案与位线间隔开并设置在绝缘层图案上。 第二电极图案面向第一电极图案。
    • 10. 发明申请
    • SEMICONDUCTOR DEVICE WITH FINFET AND METHOD OF FABRICATING THE SAME
    • 具有FINFET的半导体器件及其制造方法
    • US20090239346A1
    • 2009-09-24
    • US12477348
    • 2009-06-03
    • Sung-min KimMin-sang KimEun-jung Yun
    • Sung-min KimMin-sang KimEun-jung Yun
    • H01L21/336
    • H01L29/785H01L29/42384H01L29/66795
    • A FinFET semiconductor device has an active region formed of a semiconductor substrate and projecting from a surface of the substrate. A fin having a first projection and a second projection composed of the active region are arranged in parallel and at each side of a central trench formed in a central portion of the active region. Upper surfaces and side surfaces of the first projection and the second projection comprise a channel region. A channel ion implantation layer is provided at a bottom of the central trench and at a lower portion of the fin. A gate oxide layer is provided on the fin. A gate electrode is provided on the gate oxide layer. A source region and a drain region are provided in the active region at sides of the gate electrode. A method of forming such a device is also provided.
    • FinFET半导体器件具有由半导体衬底形成并从衬底的表面突出的有源区。 具有第一突起和由有源区组成的第二突起的翅片平行布置在形成在有源区的中心部分的中心沟槽的每一侧。 第一突起和第二突起的上表面和侧表面包括通道区域。 通道离子注入层设置在中央沟槽的底部和鳍片的下部。 在鳍片上设置栅极氧化层。 栅电极设置在栅氧化层上。 源极区域和漏极区域设置在栅电极侧的有源区域中。 还提供了一种形成这种装置的方法。