会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Efficient pitch multiplication process
    • 高效的音调乘法过程
    • US08450829B2
    • 2013-05-28
    • US13198581
    • 2011-08-04
    • Mark FischerStephen RussellH. Montgomery Manning
    • Mark FischerStephen RussellH. Montgomery Manning
    • H01L21/70
    • H01L29/06H01L21/0338H01L21/3088
    • Pitch multiplied and non-pitch multiplied features of an integrated circuit, e.g., features in the array, interface and periphery areas of the integrated circuit, are formed by processing a substrate through a mask. The mask is formed by patterning a photoresist layer which simultaneously defines mask elements corresponding to features in the array, interface and periphery areas of the integrated circuit. The pattern is transferred to an amorphous carbon layer. Sidewall spacers are formed on the sidewalls of the patterned amorphous carbon layer. A layer of protective material is deposited and then patterned to expose mask elements in the array region and in selected parts of the interface or periphery areas. Amorphous carbon in the array region or other exposed parts is removed, thereby leaving a pattern including free-standing, pitch multiplied spacers in the array region. The protective material is removed, leaving a pattern of pitch multiplied spacers in the array region and non-pitch multiplied mask elements in the interface and periphery areas. The pattern is transferred to a hard mask layer, through which an underlying substrate is etched.
    • 通过通过掩模处理衬底来形成集成电路的间距倍增和非间距倍数特征,例如集成电路的阵列,接口和外围区域中的特征。 通过图案化光刻胶层来形成掩模,该光致抗蚀剂层同时限定对应于集成电路的阵列,界面和外围区域中的特征的掩模元件。 将图案转移到无定形碳层。 侧壁间隔物形成在图案化无定形碳层的侧壁上。 沉积一层保护材料,然后将其图案化以暴露阵列区域中的掩模元件和界面或外围区域的选定部分。 除去阵列区域或其它暴露部分中的无定形碳,从而在阵列区域中留下包括独立的,间距倍增的间隔物的图案。 去除保护材料,在阵列区域中留下间距倍数间隔物的图案,并在界面和外围区域留下非间距倍增的掩模元件。 将图案转移到硬掩模层,通过该硬掩模层蚀刻下面的基底。
    • 7. 发明授权
    • Methods of forming integrated circuit devices
    • 形成集成电路器件的方法
    • US08164132B2
    • 2012-04-24
    • US13073490
    • 2011-03-28
    • H. Montgomery Manning
    • H. Montgomery Manning
    • H01L27/108
    • H01L28/91H01L27/0207H01L27/10817H01L27/10852
    • The invention includes methods of forming semiconductor constructions and methods of forming pluralities of capacitor devices. An exemplary method of the invention includes forming conductive material within openings in an insulative material to form capacitor electrode structures. A lattice is formed in physical contact with at least some of the electrode structures, a protective cap is formed over the lattice, and subsequently some of the insulative material is removed to expose outer surfaces of the electrode structures. The lattice can alleviate toppling or other loss of structural integrity of the electrode structures, and the protective cap can protect covered portions of the insulative material from the etch. After the outer sidewalls of the electrode structures are exposed, the protective cap is removed. The electrode structures are then incorporated into capacitor constructions.
    • 本发明包括形成半导体结构的方法和形成多个电容器器件的方法。 本发明的示例性方法包括在绝缘材料的开口内形成导电材料以形成电容器电极结构。 形成与至少一些电极结构物理接触的晶格,在晶格上形成保护帽,随后去除一些绝缘材料以暴露电极结构的外表面。 晶格可以减轻电极结构的结构完整性的倾倒或其它损失,并且保护帽可以保护绝缘材料的被覆盖部分免受蚀刻。 在电极结构的外侧壁露出之后,去除保护盖。 然后将电极结构并入电容器结构。