会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Spin-torque transfer magneto-resistive memory architecture
    • 自旋扭矩传递磁阻存储器架构
    • US08446757B2
    • 2013-05-21
    • US12858879
    • 2010-08-18
    • John K. DeBrosseYutaka Nakamura
    • John K. DeBrosseYutaka Nakamura
    • G11C11/00
    • G11C11/16G11C11/1655G11C11/1659G11C11/1673G11C11/1675G11C11/1693Y10S977/935
    • A memory array device comprising a first memory cell comprising a first magnetic tunnel junction device having a first terminal connected to a first bit line (BLTE) and a second terminal, and a first field effect transistor (FET) having a source terminal connected to a second bit line (BLC), a gate terminal connected to a word line (WL), and a drain terminal connected to the second terminal of the first magnetic tunnel junction device, and a second memory cell comprising, a second magnetic tunnel junction device having a first terminal connected to a third bit line (BLT0) and a second terminal, and a second field effect transistor (FET) having a source terminal connected to the second bit line (BLC), a gate terminal connected to the word line (WL), and a drain terminal connected to the second terminal of the second magnetic tunnel junction device.
    • 一种存储器阵列器件,包括第一存储器单元,该第一存储器单元包括具有连接到第一位线(BLTE)的第一端子和第二端子的第一磁性隧道结器件,以及具有与源极端子连接的第一场效应晶体管 第二位线(BLC),连接到字线(WL)的栅极端子和连接到第一磁性隧道结装置的第二端子的漏极端子,以及第二存储单元,其包括:第二磁性隧道结装置, 连接到第三位线(BLT0)和第二端子的第一端子和具有连接到第二位线(BLC)的源极端子的第二场效应晶体管(FET),连接到字线(WL)的栅极端子 )和连接到第二磁性隧道结装置的第二端子的漏极端子。
    • 2. 发明申请
    • Spin-Torque Transfer Magneto-Resistive Memory Architecture
    • 自旋转移磁阻存储器架构
    • US20120294071A1
    • 2012-11-22
    • US13559672
    • 2012-07-27
    • John K. DeBrosseYutaka Nakamura
    • John K. DeBrosseYutaka Nakamura
    • G11C11/16
    • G11C11/16G11C11/1655G11C11/1659G11C11/1673G11C11/1675G11C11/1693Y10S977/935
    • A system includes a processor and a memory array connected to the processor comprising a first memory cell comprising a first magnetic tunnel junction device having a first terminal connected to a first bit line and a second terminal, and a first field effect transistor having a source terminal connected to a second bit line, a gate terminal connected to a word line, and a drain terminal connected to the second terminal of the first magnetic tunnel junction device, and a second memory cell comprising a second magnetic tunnel junction device having a first terminal connected to a third bit line and a second terminal, and a second field effect transistor having a source terminal connected to the second bit line, a gate terminal connected to the word line, and a drain terminal connected to the second terminal of the second magnetic tunnel junction device.
    • 一种系统包括处理器和连接到处理器的存储器阵列,该存储器阵列包括第一存储器单元,该第一存储器单元包括具有连接到第一位线的第一端子和第二端子的第一磁性隧道结器件,以及具有源极端子的第一场效应晶体管 连接到第二位线,连接到字线的栅极端子和连接到第一磁性隧道结装置的第二端子的漏极端子,以及包括第二磁性隧道结装置的第二存储单元,第二磁性隧道结装置具有第一端子连接 至第三位线和第二端子,以及第二场效应晶体管,其源极端子连接到第二位线,连接到字线的栅极端子和连接到第二磁通道的第二端子的漏极端子 连接装置。
    • 3. 发明申请
    • Spin-Torque Transfer Magneto-Resistive Memory Architecture
    • 自旋转移磁阻存储器架构
    • US20120044754A1
    • 2012-02-23
    • US12858879
    • 2010-08-18
    • John K. DeBrosseYutaka Nakamura
    • John K. DeBrosseYutaka Nakamura
    • G11C11/14
    • G11C11/16G11C11/1655G11C11/1659G11C11/1673G11C11/1675G11C11/1693Y10S977/935
    • A memory array device comprising a first memory cell comprising a first magnetic tunnel junction device having a first terminal connected to a first bit line (BLTE) and a second terminal, and a first field effect transistor (FET) having a source terminal connected to a second bit line (BLC), a gate terminal connected to a word line (WL), and a drain terminal connected to the second terminal of the first magnetic tunnel junction device, and a second memory cell comprising, a second magnetic tunnel junction device having a first terminal connected to a third bit line (BLT0) and a second terminal, and a second field effect transistor (FET) having a source terminal connected to the second bit line (BLC), a gate terminal connected to the word line (WL), and a drain terminal connected to the second terminal of the second magnetic tunnel junction device.
    • 一种存储器阵列器件,包括第一存储器单元,该第一存储器单元包括具有连接到第一位线(BLTE)的第一端子和第二端子的第一磁性隧道结器件,以及具有与源极端子连接的第一场效应晶体管 第二位线(BLC),连接到字线(WL)的栅极端子和连接到第一磁性隧道结装置的第二端子的漏极端子,以及第二存储单元,其包括:第二磁性隧道结装置, 连接到第三位线(BLT0)和第二端子的第一端子和具有连接到第二位线(BLC)的源极端子的第二场效应晶体管(FET),连接到字线(WL)的栅极端子 )和连接到第二磁性隧道结装置的第二端子的漏极端子。
    • 5. 发明申请
    • APPARATUS AND METHOD FOR IMPLEMENTING PRECISE SENSING OF PCRAM DEVICES
    • 用于实施PCRAM设备精密感测的装置和方法
    • US20090086534A1
    • 2009-04-02
    • US11865134
    • 2007-10-01
    • John K. DeBrosseThomas M. MaffittMark C.H. Lamorey
    • John K. DeBrosseThomas M. MaffittMark C.H. Lamorey
    • G11C11/00G11C7/00G11C7/10
    • G11C29/02G11C7/062G11C7/067G11C13/0004G11C13/004G11C29/026G11C29/028G11C2013/0054
    • A precision sense amplifier apparatus includes a current source configured to introduce an adjustable reference current through a reference leg; a current mirror configured to mirror the reference current to a data leg, the data leg selectively coupled to a programmable resistance memory element; an active clamping device coupled to the data leg, and configured to clamp a fixed voltage across the memory element, thereby establishing a fixed current sinking capability thereof; and a differential sense amplifier having a first input thereof coupled to the data leg and a second input thereof coupled to the reference leg; wherein an output of the differential sense amplifier assumes a first logic state whenever the reference current is less than the fixed current sinking capability of the memory element, and assumes a second logic state whenever the reference current exceeds the fixed current sinking capability.
    • 精密读出放大器装置包括:电流源,被配置为通过参考支路引入可调参考电流; 配置为将参考电流镜像到数据支路的电流镜,所述数据支路选择性地耦合到可编程电阻存储元件; 耦合到所述数据支脚的有源钳位装置,并且被配置为在所述存储元件上钳位固定电压,由此建立其固定的电流吸收能力; 以及差分读出放大器,其具有耦合到所述数据支路的第一输入端和耦合到所述基准支路的第二输入端; 其中每当所述参考电流小于所述存储元件的固定电流吸收能力时,所述差分读出放大器的输出呈现第一逻辑状态,并且每当所述参考电流超过所述固定电流吸收能力时,所述差分读出放大器的输出呈现第二逻辑状态。
    • 9. 发明授权
    • Spin-torque transfer magneto-resistive memory architecture
    • 自旋扭矩传递磁阻存储器架构
    • US08456901B2
    • 2013-06-04
    • US13559672
    • 2012-07-27
    • John K. DeBrosseYutaka Nakamura
    • John K. DeBrosseYutaka Nakamura
    • G11C11/00
    • G11C11/16G11C11/1655G11C11/1659G11C11/1673G11C11/1675G11C11/1693Y10S977/935
    • A system includes a processor and a memory array connected to the processor comprising a first memory cell comprising a first magnetic tunnel junction device having a first terminal connected to a first bit line and a second terminal, and a first field effect transistor having a source terminal connected to a second bit line, a gate terminal connected to a word line, and a drain terminal connected to the second terminal of the first magnetic tunnel junction device, and a second memory cell comprising a second magnetic tunnel junction device having a first terminal connected to a third bit line and a second terminal, and a second field effect transistor having a source terminal connected to the second bit line, a gate terminal connected to the word line, and a drain terminal connected to the second terminal of the second magnetic tunnel junction device.
    • 一种系统包括处理器和连接到处理器的存储器阵列,该存储器阵列包括第一存储器单元,该第一存储器单元包括具有连接到第一位线的第一端子和第二端子的第一磁性隧道结器件,以及具有源极端子的第一场效应晶体管 连接到第二位线,连接到字线的栅极端子和连接到第一磁性隧道结装置的第二端子的漏极端子,以及包括第二磁性隧道结装置的第二存储单元,第二磁性隧道结装置具有第一端子连接 至第三位线和第二端子,以及第二场效应晶体管,其源极端子连接到第二位线,连接到字线的栅极端子和连接到第二磁通道的第二端子的漏极端子 连接装置。