会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Method and apparatus for simultaneous switching noise optimization
    • 用于同时开关噪声优化的方法和装置
    • US08296704B1
    • 2012-10-23
    • US12833797
    • 2010-07-09
    • Michael Howard KipperJoshua David FenderNavid AziziDavid Samuel Goldman
    • Michael Howard KipperJoshua David FenderNavid AziziDavid Samuel Goldman
    • G06F17/50
    • G06F17/5081G06F17/5031G06F17/5054G06F17/5077G06F2217/82
    • Methods and apparatus for reducing simultaneous switching noise (SSN) in an integrated circuit (IC) designed with a computer aided design (CAD) tool are presented. In one method, value assignments for parameters of the IC are received by the CAD tool. The value assignments are entered as a range of value assignments or as a list of possible value assignments. Further, the method includes an operation for determining the minimum and the maximum path delays for each Input/Output (I/O) pin in an I/O block such that the received value assignments are satisfied. The actual switching times of the I/O pins are spread out in time to decrease SSN in the I/O pins. The switching times are spread out so that the switching times fall between the minimum and the maximum path delay for the corresponding I/O pin. Additionally, other method operations are included for routing paths to the I/O pins to meet the actual switching times and for creating a design for the IC that meets the actual switching times.
    • 介绍了利用计算机辅助设计(CAD)工具设计的集成电路(IC)中降低同时开关噪声(SSN)的方法和装置。 在一种方法中,CAD工具接收到IC参数的值分配。 值分配作为值分配的范围输入,或作为可能的值分配列表。 此外,该方法包括用于确定I / O块中的每个输入/输出(I / O)引脚的最小和最大路径延迟的操作,使得满足接收的值分配。 I / O引脚的实际切换时间及时扩展,以降低I / O引脚中的SSN。 切换时间被分散,以使切换时间落在对应的I / O引脚的最小和最大路径延迟之间。 此外,还包括其他方法操作,用于路由到I / O引脚的路径,以满足实际切换时间,并为IC创建满足实际切换时间的设计。
    • 4. 发明授权
    • Reducing simultaneous switching noise in an integrated circuit design during placement
    • 放置期间降低集成电路设计中的同时开关噪声
    • US08302058B1
    • 2012-10-30
    • US12557798
    • 2009-09-11
    • Michael Howard KipperJoshua David FenderNavid Azizi
    • Michael Howard KipperJoshua David FenderNavid Azizi
    • G06F17/50
    • G06F17/5072G06F2217/82
    • Methods, computer programs, and Integrated Circuits (IC) for minimizing Simultaneous Switching Noise (SSN) in the design of an IC are presented. In one embodiment, the method includes moving a candidate pin of the IC in an initial input/output (I/O) layout to create a candidate I/O layout. Further, in one operation the method calculates a first performance cost for the initial I/O layout and a second performance cost for the candidate I/O layout. The first and the second performance costs are based on an SSN cost for the initial layout and on an SSN cost for the candidate layout respectively. The method selects the layout to design the IC that has the lowest performance cost. The method operations are performed during the placement phase of an IC Computer Aided Design (CAD) tool.
    • 提出了一种用于最小化IC设计中同时开关噪声(SSN)的方法,计算机程序和集成电路(IC)。 在一个实施例中,该方法包括在初始输入/输出(I / O)布局中移动IC的候选引脚以创建候选I / O布局。 此外,在一个操作中,该方法计算初始I / O布局的第一性能成本和候选I / O布局的第二性能成本。 第一和第二个性能成本分别基于初始布局的SSN成本和候选布局的SSN成本。 该方法选择布局来设计具有最低性能成本的IC。 方法操作在IC计算机辅助设计(CAD)工具的放置阶段执行。