会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Low-pin-count non-volatile memory interface for 3D IC
    • 3D IC的低引脚数非易失性存储器接口
    • US09293220B2
    • 2016-03-22
    • US14636155
    • 2015-03-02
    • Shine C. Chung
    • Shine C. Chung
    • G11C17/18G11C17/16G11C29/00G11C8/18G11C16/10G11C29/02G11C16/16G11C16/26G11C16/32G11C29/44
    • G11C17/16G11C8/18G11C16/10G11C16/16G11C16/26G11C16/32G11C29/028G11C29/78G11C2029/4402G11C2216/30
    • A low-pin-count non-volatile (NVM) memory to be provided in an integrated circuit for a 3D IC to repair defects, trim devices, or adjust parameters is presented here. At least one die in a 3D IC can be built with at least one low-pin-count OTP memory. The low-pin-count OTP memory can be built with a serial interface such as I2C-like or SPI-like of interface. The pins of the low-pin-count OTP in at least one die can be coupled together to have only one set of low-pin-count bus for external access. With proper device ID, each die in a 3D IC can be accessed individually for soft programming, programming, erasing, or reading. This technique can improve the manufacture yield, device, circuit, or logic performance or to store configuration parameters for customization after 3D IC are built.
    • 这里介绍了在用于3D IC的集成电路中提供的用于修复缺陷,修整装置或调整参数的低引脚数非易失性(NVM)存储器。 至少可以使用至少一个低引脚数OTP内存来构建3D IC中的至少一个裸片。 低引脚数OTP存储器可以使用类似I2C或类似接口的串行接口来构建。 至少一个管芯中的低引脚数OTP的引脚可以耦合在一起,以便只有一组低引脚数总线用于外部访问。 通过适当的器件ID,可以单独访问3D IC中的每个管芯,以进行软编程,编程,擦除或读取。 该技术可以提高制造产量,器件,电路或逻辑性能,或者在构建3D IC后存储用于定制的配置参数。
    • 4. 发明授权
    • Multiple-bit programmable resistive memory using diode as program selector
    • 使用二极管作为程序选择器的多位可编程电阻存储器
    • US09251893B2
    • 2016-02-02
    • US13590044
    • 2012-08-20
    • Shine C. Chung
    • Shine C. Chung
    • G11C11/00G11C11/56G11C13/00
    • G11C11/5678G11C11/5685G11C11/5692G11C13/0004G11C13/0007G11C13/003G11C13/0038G11C13/004G11C13/0064G11C13/0069G11C2013/0054G11C2013/0073G11C2013/0092G11C2213/72G11C2213/74
    • A method and system for multiple-bit programmable resistive cells having a multiple-bit programmable resistive element and using diode as program selector are disclosed. The first and second terminals of the diode having a first and second types of dopants can be fabricated from source/drain of MOS in a well for MOS devices or fabricated on the same polysilicon structure. If a multiple-bit programmable resistive cell has 2n (n>1) distinct resistance levels to store n-bit data, at least 2n−1 reference resistance levels can be designated to differential resistances between two adjacent states. Programming multiple-bit programmable resistive elements can start by applying a program pulse with initial program voltage (or current) and duration. A read verification cycle can follow to determine if the desirable resistance level is reached. If the desired resistance level has not been reached, additional program pulses can be applied.
    • 公开了一种具有多位可编程电阻元件并使用二极管作为程序选择器的多位可编程电阻单元的方法和系统。 具有第一和第二类掺杂剂的二极管的第一和第二端可以由用于MOS器件的阱中的MOS的源极/漏极制造或者制造在相同的多晶硅结构上。 如果多位可编程电阻单元具有2n(n> 1)个不同的电阻电平来存储n位数据,则​​可以将至少2n-1个参考电阻电平指定为两个相邻状态之间的差分电阻。 编程多位可编程电阻元件可以通过应用具有初始编程电压(或电流)和持续时间的编程脉冲来启动。 可以遵循读取验证周期来确定是否达到所需的电阻值。 如果尚未达到所需的电阻值,则可以应用附加的编程脉冲。
    • 5. 发明授权
    • Circuit and system of aggregated area anti-fuse in CMOS processes
    • CMOS工艺中聚集区域反熔丝的电路和系统
    • US09224496B2
    • 2015-12-29
    • US13072783
    • 2011-03-28
    • Shine C. Chung
    • Shine C. Chung
    • G11C17/00G11C11/00G11C17/12H01L27/06H01L23/525H01L27/10H01L29/10H01L29/78
    • G11C17/12H01L23/5252H01L27/0629H01L27/101H01L29/1083H01L29/7833H01L2924/0002H01L2924/00
    • Gate oxide breakdown anti-fuse suffers notorious soft breakdown that reduces yield and reliability. This invention discloses circuit and system to enhance electrical field by blocking LDD so that the electrical field is higher and more focused near the drain junction, to make electrical field in the channel more uniform by creating slight conductive or conductive in part or all of the channel, or to neutralize excess carriers piled up in the oxide by applying alternative polarity pulses. The embodiments can be applied in part, all, or any combinations, depending on needs. This invention can be embodied as a 2 T anti-fuse cell having an access and a program MOS with drain area in the program MOS, or 1.5 T anti-fuse cell without any drain in the program MOS. Similarly this invention can also be embodied as a 1 T anti-fuse cell having a portion of the channel made conductive or slightly conductive to merge the access and program MOS into one device with drain area, or 0.5 T anti-fuse cell without any drain.
    • 栅极氧化物击穿抗熔丝遭受臭名昭着的软击穿,从而降低产量和可靠性。 本发明公开了通过阻挡LDD来增强电场的电路和系统,使得电场在漏极结附近更高和更集中,以通过在部分或全部通道中产生轻微的导电或导电来使通道中的电场更均匀 或通过施加替代的极性脉冲来中和堆积在氧化物中的过量载体。 可以根据需要部分,全部或任何组合应用实施例。 本发明可以实现为具有访问的2T反熔丝单元和在编程MOS中具有漏极区的编程MOS或在程序MOS中没有任何漏极的1.5T反熔丝单元。 类似地,本发明也可以被实施为具有通道的一部分导通或稍微导电的1T反熔丝电池,以将访问和编程MOS合并成具有漏极区的一个器件,或没有任何漏极的0.5T反熔丝电池 。
    • 7. 发明申请
    • Low-Pin-Count Non-Volatile Memory Interface for 3D IC
    • 3D IC的低引脚数非易失性存储器接口
    • US20150170759A1
    • 2015-06-18
    • US14636155
    • 2015-03-02
    • Shine C. Chung
    • Shine C. Chung
    • G11C17/16
    • G11C17/16G11C8/18G11C16/10G11C16/16G11C16/26G11C16/32G11C29/028G11C29/78G11C2029/4402G11C2216/30
    • A low-pin-count non-volatile (NVM) memory to be provided in an integrated circuit for a 3D IC to repair defects, trim devices, or adjust parameters is presented here. At least one die in a 3D IC can be built with at least one low-pin-count OTP memory. The low-pin-count OTP memory can be built with a serial interface such as I2C-like or SPI-like of interface. The pins of the low-pin-count OTP in at least one die can be coupled together to have only one set of low-pin-count bus for external access. With proper device ID, each die in a 3D IC can be accessed individually for soft programming, programming, erasing, or reading. This technique can improve the manufacture yield, device, circuit, or logic performance or to store configuration parameters for customization after 3D IC are built.
    • 这里介绍了在用于3D IC的集成电路中提供的用于修复缺陷,修整装置或调整参数的低引脚数非易失性(NVM)存储器。 至少可以使用至少一个低引脚数OTP内存来构建3D IC中的至少一个裸片。 低引脚数OTP存储器可以使用类似I2C或类似接口的串行接口来构建。 至少一个管芯中的低引脚数OTP的引脚可以耦合在一起,以便只有一组用于外部访问的低引脚数总线。 通过适当的器件ID,可以单独访问3D IC中的每个管芯,以进行软编程,编程,擦除或读取。 该技术可以提高制造产量,器件,电路或逻辑性能,或者在构建3D IC后存储用于定制的配置参数。
    • 8. 发明授权
    • Low-pin-count non-volatile memory interface
    • 低引脚数非易失性存储器接口
    • US08988965B2
    • 2015-03-24
    • US13288843
    • 2011-11-03
    • Shine C. Chung
    • Shine C. Chung
    • G11C17/18
    • G11C8/18G11C16/10G11C16/16G11C16/26G11C16/32G11C17/00G11C2216/30
    • A low-pin-count non-volatile (NVM) memory to be provided in an integrated circuit. In one embodiment, the low-pin-count non-volatile (NVM) memory can use only one external control signal and one internal clock signal to generate start, stop, device ID, read/program/erase pattern, starting address, and actual read/program/erase cycles. When programming or erasing begins, toggling of the control signal increments/decrements a program or erase address and a pulse width of the control signal determines the actual program or erase time. A data out of the low-pin-count non-volatile (NVM) memory can be multiplexed with the control signal. Since the clock signal can be derived and shared from the system clock of the integrated circuit, the NVM memory need only have one external control pin for I/O transactions to realize a low-pin-count interface.
    • 在集成电路中提供的低引脚数非易失性(NVM)存储器。 在一个实施例中,低引脚数非易失性(NVM)存储器可以仅使用一个外部控制信号和一个内部时钟信号来产生启动,停止,器件ID,读/写/擦除模式,起始地址和实际 读/写/擦除周期。 当编程或擦除开始时,控制信号的切换递增/递减编程或擦除地址,并且控制信号的脉冲宽度决定实际的编程或擦除时间。 低引脚数非易失性(NVM)存储器中的数据可以与控制信号复用。 由于可以从集成电路的系统时钟导出和共享时钟信号,所以NVM存储器只需要一个用于I / O事务的外部控制引脚来实现低引脚数接口。