会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Semiconductor storage device
    • 半导体存储设备
    • US08125816B2
    • 2012-02-28
    • US12488450
    • 2009-06-19
    • Ryousuke TakizawaShinichiro Shiratake
    • Ryousuke TakizawaShinichiro Shiratake
    • G11C11/22
    • G11C7/12G11C7/22G11C11/22G11C11/4074G11C11/4076G11C11/4094G11C29/08
    • According to the present invention, a semiconductor storage device includes: a first memory cell array including: a first bit line; a first plate line; a first memory cell; a first sense amplifier; a first reference power line configured to supply first reference voltage; a first switching module configured to control a connection between the first reference power line and the first bit line; a second memory cell array including: a second bit line; a second plate line; a second memory cell; a second sense amplifier; a second reference power line configured to supply second reference voltage; a second switching module configured to control a connection between the second reference power line and the second bit line; a control module configured to generate the control signal so as to control a time difference between the first memory cell array and the second memory cell array in precharge operation.
    • 根据本发明,半导体存储装置包括:第一存储单元阵列,包括:第一位线; 第一板线 第一存储单元; 第一感测放大器; 第一参考电源线,被配置为提供第一参考电压; 第一切换模块,被配置为控制所述第一参考电力线和所述第一位线之间的连接; 第二存储单元阵列,包括:第二位线; 第二板线; 第二存储单元; 第二感测放大器; 配置为提供第二参考电压的第二参考电源线; 第二切换模块,被配置为控制所述第二参考电力线和所述第二位线之间的连接; 控制模块,被配置为产生控制信号,以便在预充电操作中控制第一存储单元阵列和第二存储单元阵列之间的时间差。
    • 2. 发明申请
    • SEMICONDUCTOR MEMORY DEVICE
    • 半导体存储器件
    • US20090323390A1
    • 2009-12-31
    • US12422083
    • 2009-04-10
    • Ryousuke TakizawaShinichiro Shiratake
    • Ryousuke TakizawaShinichiro Shiratake
    • G11C11/22G11C11/24G11C8/08G11C7/02
    • G11C11/22G11C8/08
    • A memory includes a cell block including ferroelectric capacitors and cell transistors, the cell block being configured by unit cells formed by the ferroelectric capacitor and the cell transistor; a dummy block configured by having one end of dummy strings connected in common, the dummy string being formed by connecting in series dummy transistors; dummy word lines connected to gates of the dummy transistors; a dummy block selection transistor connected between the dummy block and a bit line; wherein in a data read operation, a dummy-word-line driver sets the dummy transistors to a conductive state, the number of the dummy transistors in the conductive state depends on the number of the cell transistors present between the unit cell to be read and the bit line, and the dummy transistors in a conductive state are conductive to the bit line.
    • 存储器包括:包括铁电电容器和单元晶体管的单元块,所述单元块由所述铁电电容器和所述单元晶体管形成的单位单元构成; 通过将虚设串的一端共同连接而构成的虚拟块,通过连接虚拟晶体管形成虚设串; 连接到虚拟晶体管的栅极的虚拟字线; 连接在虚拟块和位线之间的虚拟块选择晶体管; 其中在数据读取操作中,虚拟字线驱动器将虚拟晶体管设置为导通状态,导通状态中的虚设晶体管的数量取决于存在于要读取的单元单元之间的单元晶体管的数量和 位线和导通状态的虚拟晶体管对位线是导通的。
    • 3. 发明申请
    • POWER SUPPLY CIRCUIT
    • 电源电路
    • US20090256542A1
    • 2009-10-15
    • US12404438
    • 2009-03-16
    • Hidehiro SHIGAShinichiro ShiratakeDaisaburo Takashima
    • Hidehiro SHIGAShinichiro ShiratakeDaisaburo Takashima
    • G05F1/10
    • G05F1/56
    • A power supply circuit has a constant voltage circuit, a first MOS transistor, a second MOS transistor, a third MOS transistor, a first voltage dividing circuit that outputs a first divided voltage obtained by dividing the voltage of the output terminal by a first voltage dividing ratio, and a first differential amplifier circuit which is fed with a reference voltage and the first divided voltage and has an output connected to a gate of the second MOS transistor. The first differential amplifier circuit outputs a signal to turn on the second MOS transistor when the first divided voltage is higher than the reference voltage, and the first differential amplifier circuit outputs a signal to turn off the second MOS transistor when the first divided voltage is lower than the reference voltage.
    • 电源电路具有恒压电路,第一MOS晶体管,第二MOS晶体管,第三MOS晶体管,第一分压电路,输出通过将输出端子的电压除以第一分压而得到的第一分压 以及馈送有参考电压的第一差分放大器电路和第一分压,并且具有连接到第二MOS晶体管的栅极的输出。 当第一分压高于参考电压时,第一差分放大器电路输出信号以接通第二MOS晶体管,并且当第一分压电压较低时,第一差分放大器电路输出关闭第二MOS晶体管的信号 比参考电压。
    • 8. 发明授权
    • Ferroelectric memory device having ferroelectric capacitor and method of reading out data therefrom
    • 具有铁电电容器的铁电存储器件和从其读出数据的方法
    • US07016216B2
    • 2006-03-21
    • US10680394
    • 2003-10-08
    • Kohei OikawaShinichiro ShiratakeDaisaburo Takashima
    • Kohei OikawaShinichiro ShiratakeDaisaburo Takashima
    • G11C11/22
    • G11C11/22
    • A ferroelectric memory device includes memory cells, a memory cell block, a sense amplifier, a precharge circuit, a bit line drive circuit, and a plate line drive circuit. Each of the memory cells has a cell transistor and a ferroelectric capacitor in between a source and drain of the cell transistor. The memory cell block includes the memory cells that are series connected between a bit line via a block select transistor and a plate line. The sense amplifier amplifies data read out from the memory cell, and generates one of a first potential and a second potential higher than the first potential in accordance with the read-out data. The precharge circuit precharges the bit line at a third potential that is higher than the first potential and lower than the second potential. The bit line drive circuit sets the bit line at a fourth potential.
    • 铁电存储器件包括存储单元,存储单元块,读出放大器,预充电电路,位线驱动电路和板线驱动电路。 每个存储单元在单元晶体管的源极和漏极之间具有单元晶体管和铁电电容器。 存储单元块包括串联连接在经由块选择晶体管的位线和板线之间的存储单元。 读出放大器放大从存储单元读出的数据,根据读出的数据产生高于第一电位的第一电位和第二电位中的一个。 预充电电路在比第一电位高且低于第二电位的第三电位预充电位线。 位线驱动电路将位线设置为第四个电位。
    • 9. 发明授权
    • Semiconductor memory device
    • 半导体存储器件
    • US06990007B2
    • 2006-01-24
    • US10893949
    • 2004-07-20
    • Shinichiro Shiratake
    • Shinichiro Shiratake
    • G11C11/22
    • G11C11/22
    • A semiconductor memory device includes a first cell group having serial-connected memory cells. The memory cell includes a ferroelectric capacitor and a transistor which are connected in parallel. A first bit line is selectively electrically connected to one end of the first cell group. A second bit line is selectively electrically connected to the other end of the first cell group. A first power supply connection circuit selectively electrically connects a power supply line having a first potential to the second bit line. A sense amplifier has a first terminal electrically connected to the first bit line, generates one of first and second potentials onto the first terminal according to data stored in the memory cell and generates the other one of the first and second potentials onto a second terminal thereof. A first bit line connection circuit selectively electrically connects the second terminal to the second bit line.
    • 半导体存储器件包括具有串联存储单元的第一单元组。 存储单元包括并联连接的铁电电容器和晶体管。 第一位线选择性地电连接到第一单元组的一端。 第二位线选择性地电连接到第一单元组的另一端。 第一电源连接电路将具有第一电位的电源线选择性地电连接到第二位线。 读出放大器具有电连接到第一位线的第一端子,根据存储在存储单元中的数据,将第一和第二电位中的一个产生到第一端上,并将第一和第二电位中的另一个电位产生到第二端 。 第一位线连接电路选择性地将第二端子电连接到第二位线。
    • 10. 发明申请
    • Booster circuit
    • 增压电路
    • US20050275450A1
    • 2005-12-15
    • US10923717
    • 2004-08-24
    • Hidehiro ShigaShinichiro ShiratakeDaisaburo Takashima
    • Hidehiro ShigaShinichiro ShiratakeDaisaburo Takashima
    • H02M3/07G05F3/02
    • H02M3/073H02M2001/0041H02M2003/077
    • A booster circuit includes a first booster unit having a first output terminal from which a boosted voltage is output. The first output terminal is connected to an external output terminal. A second booster unit has a second output terminal from which a boosted voltage is output. The second output terminal is connected to the external output terminal. A control circuit outputs a first control signal used to control the operation of the first booster unit and a second control signal used to control the operation of the second booster unit. Further, the control circuit controls the first and second control signals so that a transition between the operative state and the non-operative state of the first booster unit and a transition between the operative state and the non-operative state of the second booster unit will be made at different timings according to output voltage of the external output terminal.
    • 升压电路包括具有输出升压电压的第一输出端的第一升压单元。 第一个输出端子连接到一个外部输出端子。 第二升压单元具有输出升压电压的第二输出端子。 第二个输出端子连接到外部输出端子。 控制电路输出用于控制第一升压单元的运行的第一控制信号和用于控制第二升压单元的运行的第二控制信号。 此外,控制电路控制第一和第二控制信号,使得第一升压单元的操作状态和非操作状态之间的转变以及第二增压单元的操作状态和非操作状态之间的转变将 根据外部输出端子的输出电压在不同的定时进行。