会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • MULTILAYER CERAMIC CONDENSER AND METHOD FOR MANUFACTURING THE SAME
    • 多层陶瓷冷凝器及其制造方法
    • US20130038982A1
    • 2013-02-14
    • US13413574
    • 2012-03-06
    • Kwang Jik LeeSuk Jin HamJi Hyuk Lim
    • Kwang Jik LeeSuk Jin HamJi Hyuk Lim
    • H01G4/005B05D1/18B05D3/12B05D5/12
    • H01G4/008H01G4/005
    • Disclosed herein are a multilayer ceramic condenser and a method for manufacturing the same. The multilayer ceramic condenser includes inner metal electrode layers formed within a magnetic layer, and conductive layers each formed between the inner metal electrode layers, and a method for manufacturing the same.According to the present invention, a contact between the inner metal electrode layers in the multilayer ceramic condenser can be prevented, thereby reducing the manufacturing loss due to occurrence of short circuits and improving thermal stability, by forming an ultrathin conducting layer with a thickness of about 10 nm or less between the inner metal electrode layers. Therefore, the multilayer ceramic condenser can be ensured to have excellent reliability to meet the demands of markets requesting a high-capacity multilayer ceramic condenser (MLCC) having high performance, small size, and light weight.
    • 本文公开了一种多层陶瓷冷凝器及其制造方法。 多层陶瓷电容器包括形成在磁性层内的内部金属电极层和各自形成在内部金属电极层之间的导电层及其制造方法。 根据本发明,可以防止多层陶瓷电容器中的内部金属电极层之间的接触,从而通过形成厚度约为的厚度的超薄导电层来减少由于短路的发生而产生的制造损失并提高热稳定性 内侧金属电极层之间为10nm以下。 因此,可以确保多层陶瓷冷凝器具有优异的可靠性,以满足市场要求具有高性能,小尺寸和重量轻的高容量多层陶瓷电容器(MLCC)的需求。
    • 7. 发明授权
    • Packaging chip and packaging method thereof
    • 包装芯片及其包装方法
    • US07408257B2
    • 2008-08-05
    • US11390220
    • 2006-03-28
    • Kyu-dong JungWoon-bae KimIn-sang SongMoon-chul LeeJun-sik HwangSuk-jin Ham
    • Kyu-dong JungWoon-bae KimIn-sang SongMoon-chul LeeJun-sik HwangSuk-jin Ham
    • H01L23/04
    • H01L23/055H01L23/04H01L27/14618H01L2224/16
    • A packaging chip in which a circuit module is packaged and a method of packaging a circuit module are provided. The packaging chip includes a base wafer; a circuit module on the base wafer; a packaging wafer having a cavity and combined with the base wafer so that the circuit module fits inside the cavity; a connecting electrode connecting upper and lower surfaces of the cavity; and a seed layer between the connecting electrode and the packaging wafer. The method includes etching a lower surface of the packaging wafer to form a cavity, stacking a metal layer in an area of the lower surface, combining the base wafer with the packaging wafer, polishing the packaging wafer, forming a viahole through the packaging wafer, stacking a seed layer on the packaging wafer, plating the inside of the viahole, removing the seed layer and forming an electrode.
    • 提供电路模块封装的封装芯片和封装电路模块的方法。 包装芯片包括基底晶片; 基底晶片上的电路模块; 封装晶片,其具有空腔并与所述基底晶片组合,使得所述电路模块装配在所述腔内; 连接所述空腔的上表面和下表面的连接电极; 以及连接电极和封装晶片之间的晶种层。 该方法包括蚀刻封装晶片的下表面以形成空腔,在下表面的区域中堆叠金属层,将基底晶片与封装晶片组合,抛光封装晶片,通过封装晶片形成通孔, 将种子层堆叠在包装晶片上,电镀通孔内部,去除种子层并形成电极。