会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • CDR circuit and reception circuit
    • US10103870B2
    • 2018-10-16
    • US15889272
    • 2018-02-06
    • FUJITSU LIMITED
    • Takayuki Shibasaki
    • H04L7/00H04L7/02H03L7/085
    • A CDR circuit includes a data-determination-circuit to determine a value of a data-signal, based on a first comparison-result of comparing the data-signal with first threshold-values at a timing of a clock-signal, a comparison-circuit to compare the data-signal with a second threshold-value at the timing to generate a second comparison-result, a phase-detection-circuit to detect data-patterns in which first to third symbols are temporally consecutive, based on a determination-result, the data-patterns forming that a value of the second symbol is larger than the first symbol and smaller than the third symbol, or the in value of the second symbol is smaller than the first symbol and larger than the third symbol, wherein the phase-detection-circuit generates a phase-difference-signal for controlling a phase of the clock-signal to advance or delay, based on the second comparison-result at the second symbol, and a phase-adjustment-circuit to adjust the phase of the clock-signal based on the phase-difference-signal.
    • 4. 发明申请
    • RECEPTION CIRCUIT
    • 接收电路
    • US20170026047A1
    • 2017-01-26
    • US15185964
    • 2016-06-17
    • FUJITSU LIMITED
    • Takayuki Shibasaki
    • H03L7/087H03L7/08H04L7/06H03L7/107
    • H03L7/087H03L7/0807H03L7/089H03L7/091H03L7/095H03L7/1072H04L7/0004H04L7/0087H04L7/033H04L7/06
    • A determination circuit receives an input data signal and determines a value of the input data signal when a logic level of a sampling clock changes. A sampling clock generation circuit generates the sampling clock on the basis of the input data signal, generates a frequency adjustment value on the basis of the frequency difference between the sampling clock and the input data signal, and adjusts the frequency of the sampling clock on the basis of the frequency adjustment value. A frequency pull-in control circuit performs integration on frequency adjustment values and obtains an integral value in an individual time period. When the integral value reaches a threshold before a single time period elapses, the frequency pull-in control circuit outputs a reset signal that causes the sampling clock generation circuit to output an initial value of the frequency adjustment value until the time period elapses.
    • 当采样时钟的逻辑电平变化时,确定电路接收输入数据信号并确定输入数据信号的值。 采样时钟产生电路基于输入数据信号产生采样时钟,根据采样时钟和输入数据信号之间的频率差产生频率调整值,并调整采样时钟的频率 频率调整值的基础。 频率拉入控制电路对频率调整值进行积分,并在各个时间段内获得积分值。 当积分值在单个时间间隔过去之前达到阈值时,频率引入控制电路输出使得采样时钟产生电路输出频率调整值的初始值直到经过时间段的复位信号。
    • 5. 发明授权
    • Interpolation circuit, reception circuit and method of generating interpolated data
    • 插值电路,接收电路和生成内插数据的方法
    • US08848835B2
    • 2014-09-30
    • US13827726
    • 2013-03-14
    • Fujitsu Limited
    • Takayuki Shibasaki
    • H03K9/00H03K5/00H04B1/00
    • H03K5/00H03M1/203H04B1/00
    • An interpolation circuit includes: a generation circuit configured to generate interpolated data based on a plurality of pieces of input data in time sequence; a first analog digital converter configured to convert first interpolated data at a data point of the interpolated data into first digital data; and a second analog digital converter configured to convert second interpolated data at a change point into second digital data of the interpolated data, a second number of quantization bits of the second analog digital converter being smaller than a first number of quantization bits of the first analog digital converter.
    • 内插电路包括:生成电路,被配置为基于多个输入数据按时间顺序生成内插数据; 第一模拟数字转换器,被配置为将内插数据的数据点处的第一内插数据转换为第一数字数据; 以及第二模拟数字转换器,其被配置为将变化点处的第二内插数据转换成所述内插数据的第二数字数据,所述第二模拟数字转换器的第二数量的量化比特小于所述第一模拟数字转换器的第一数量的量化比特 数字转换器。
    • 6. 发明申请
    • RECEIVER CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT
    • 接收电路和半导体集成电路
    • US20140286381A1
    • 2014-09-25
    • US14170901
    • 2014-02-03
    • FUJITSU LIMITED
    • Takayuki Shibasaki
    • H04L1/20
    • H04L7/0334H03L7/089H04L25/03H04L25/03057
    • In a receiver circuit which can correct a deviation of phase between an input signal and a clock, a sampler detects an amplitude level of the input signal at timing indicated by the clock, a first comparison circuit compares a first and a second amplitude level detected by the sampler at first and second timings, respectively, with a determined threshold, an interpolation circuit calculates an intermediate level that approximates to an amplitude level of the input signal corresponding to an intermediate point between the first and second timings by an interpolation process based on the first and second amplitude levels, a second comparison circuit compares the intermediate level with the determined threshold, and a phase deviation detection circuit detects the deviation of phase between the clock and the input signal on the basis of comparison results obtained by the first and second comparison circuits.
    • 在可以校正输入信号和时钟之间的相位偏差的接收机电路中,采样器在由时钟指示的定时处检测输入信号的振幅电平,第一比较电路比较由第一和第二振幅电平检测的第一和第二幅度电平, 第一和第二定时的采样器分别具有确定的阈值,内插电路通过基于第一和第二定时的内插处理来计算近似于与第一和第二定时之间的中间点相对应的输入信号的幅度电平的中间电平 第一和第二幅度电平,第二比较电路将中间电平与确定的阈值进行比较,并且相位偏差检测电路基于通过第一和第二比较获得的比较结果来检测时钟与输入信号之间的相位偏差 电路。