会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Inverted contact
    • 反接触
    • US09583351B2
    • 2017-02-28
    • US14083604
    • 2013-11-19
    • GLOBALFOUNDRIES Inc.
    • Andy Wei
    • H01L21/283H01L29/417H01L21/768
    • H01L21/283H01L21/76897H01L29/41791
    • An inverted contact and methods of fabrication are provided. A sacrificial layer is patterned in an inverted trapezoid shape, and oxide is deposited around the pattern. The sacrificial layer is removed, and a metal contact material is deposited, taking an inverted-trapezoid shape. Embodiments of the present invention provide an inverted contact, having a wider base and a narrower top. The wider base provides improved electrical contact to the underlying active area. The narrower top allows for closer placement of adjacent contacts, serving to increase overall circuit density of an integrated circuit.
    • 提供反向接触和制造方法。 牺牲层以倒梯形的形状图案化,并且氧化物沉积在图案周围。 去除牺牲层,沉积金属接触材料,呈倒梯形。 本发明的实施例提供了一种具有较宽底座和较窄顶部的倒置接触件。 较宽的基座提供与底层有效区域的改善的电接触。 较窄的顶部允许相邻触点的更靠近放置,用于增加集成电路的总体电路密度。
    • 3. 发明授权
    • FinFET devices comprising a dielectric layer/CMP stop layer/hardmask/etch stop layer/gap-fill material stack
    • FinFET器件包括介电层/ CMP停止层/硬掩模/蚀刻停止层/间隙填充材料堆叠
    • US09520395B2
    • 2016-12-13
    • US14949481
    • 2015-11-23
    • GLOBALFOUNDRIES INC.
    • Guillaume BoucheAndy WeiXiang HuJerome F. WandellSandeep Gaan
    • H01L29/66H01L27/088H01L29/78H01L21/02H01L29/417
    • H01L27/0886H01L21/02488H01L29/41791H01L29/66545H01L29/66795H01L29/785H01L2029/7858
    • Provided are approaches for patterning multiple, dense features in a semiconductor device using a memorization layer. Specifically, an approach includes: patterning a plurality of openings in a memorization layer; forming a gap-fill material within each of the plurality of openings; removing the memorization layer; removing an etch stop layer adjacent the gap-fill material, wherein a portion of the etch stop layer remains beneath the gap-fill material; etching a hardmask to form a set of openings above the set of gate structures, wherein the etch to the hardmask also removes the gap-fill material from atop the remaining portion of the etch stop layer; and etching the semiconductor device to remove the hardmask within each of the set of openings. In one embodiment, a set of dummy S/D contact pillars is then formed over a set of fins of the semiconductor device by etching a dielectric layer selective to the gate structures.
    • 提供了使用存储层在半导体器件中图案化多个致密特征的方法。 具体地,一种方法包括:在存储层中图形化多个开口; 在所述多个开口的每一个内形成间隙填充材料; 去除记忆层; 去除邻近间隙填充材料的蚀刻停止层,其中蚀刻停止层的一部分保留在间隙填充材料的下面; 蚀刻硬掩模以在所述一组栅极结构之上形成一组开口,其中对所述硬掩模的蚀刻还从所述蚀刻停止层的剩余部分顶部除去所述间隙填充材料; 并蚀刻半导体器件以去除每组开口内的硬掩模。 在一个实施例中,然后通过蚀刻对栅极结构有选择性的电介质层,在半导体器件的一组鳍片上形成一组虚拟S / D接触柱。
    • 4. 发明授权
    • Method for creating self-aligned compact contacts in an IC device meeting fabrication spacing constraints
    • 用于在符合制造间距约束的IC器件中创建自对准紧凑型触点的方法
    • US09406775B1
    • 2016-08-02
    • US14696684
    • 2015-04-27
    • GLOBALFOUNDRIES Inc.
    • Guillaume BoucheAndy WeiYoungtag Woo
    • H01L21/76H01L29/66H01L29/78H01L23/535H01L27/11H01L21/768
    • H01L29/66515H01L21/76807H01L21/76816H01L21/76895H01L21/76897H01L27/1104H01L29/66545H01L29/66795H01L29/7851H01L2924/0002H01L2924/00
    • Methods for forming a self-aligned gate-cut in close proximity to a gate contact and the resulting device are disclosed. Embodiments include providing a substrate with silicon fins and a metal gate with a nitride-cap perpendicular to and over the fins, with source/drain regions, each with an oxide-cap, on the fins on opposite sides of the gate; forming parallel dielectric lines, separated from each other, perpendicular to and over the gate; forming a photoresist over the parallel dielectric lines, forming an opening in the photoresist exposing a nitride-cap between two fins; removing the exposed nitride-cap exposing an underlying metal gate; removing the exposed metal gate and a remainder of the photoresist; forming low-k dielectric lines between the parallel dielectric lines; removing sections of the parallel dielectric lines; forming perpendicular interconnects between the low-k dielectric lines; removing a remainder of the parallel dielectric lines forming trenches; and filling the trenches with metal.
    • 公开了用于形成非常接近栅极接触的自对准栅极切割和所得到的器件的方法。 实施例包括:提供具有硅散热片的衬底和金属栅极,其中氮化物帽垂直于翅片和鳍上,源极/漏极区域各自具有氧化物盖,位于栅极的相对侧上的鳍片上; 形成彼此分离的平行介质线,垂直于栅极和栅极上方; 在所述平行介质线上形成光致抗蚀剂,在所述光致抗蚀剂中形成在两个翅片之间暴露氮化物盖的开口; 去除暴露的氮化物盖,暴露下面的金属栅极; 去除暴露的金属栅极和其余的光致抗蚀剂; 在平行介质线之间形成低k介质线; 去除平行介电线路的部分; 在低k介质线之间形成垂直互连; 去除形成沟槽的平行介质线的剩余部分; 并用金属填充沟槽。
    • 5. 发明授权
    • Integrated circuits with nanowires and methods of manufacturing the same
    • 具有纳米线的集成电路及其制造方法
    • US09306019B2
    • 2016-04-05
    • US14457934
    • 2014-08-12
    • GLOBALFOUNDRIES, Inc.
    • Jing WanGuillaume BoucheAndy WeiShao Ming Koh
    • H01L29/423H01L29/66H01L29/78
    • H01L29/42392H01L29/0673H01L29/66545H01L29/66795H01L29/775H01L29/785H01L29/78696
    • Integrated circuits and methods for producing the same are provided. A method for producing an integrated circuit includes forming a layered fin overlying a substrate, where the layered fin includes an SiGe layer and an Si layer. The SiGe layer and the Si layer alternate along a height of the layered fin. A dummy gate is formed overlying the substrate and the layered fin, and a source and a drain area formed in contact with the layered fin. The dummy gate is removed to expose the SiGe layer and the Si layer, and the Si layer is removed to produce an SiGe nanowire. A high K dielectric layer that encases the SiGe nanowire between the source and the drain is formed, and a replacement metal gate is formed so that the replacement metal gate encases the high K dielectric layer and the SiGe nanowire between the source and drain.
    • 提供了集成电路及其制造方法。 一种集成电路的制造方法,其特征在于,形成覆盖基板的分层散热片,其中层状散热片包括SiGe层和Si层。 SiGe层和Si层沿着层状翅片的高度交替。 形成覆盖基板和分层翅片的虚拟栅极以及与层状翅片接触形成的源极和漏极区域。 去除伪栅极以暴露SiGe层和Si层,并且去除Si层以产生SiGe纳米线。 形成在源极和漏极之间封装SiGe纳米线的高K电介质层,并且形成替代金属栅极,使得替代金属栅极包围源极和漏极之间的高K电介质层和SiGe纳米线。