会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • METHOD OF ASSEMBLING VCSEL CHIPS ON A SUB-MOUNT
    • 在子装置上组装VCSEL CHIPS的方法
    • US20140348192A1
    • 2014-11-27
    • US14350404
    • 2012-10-08
    • KONINKLIJKE PHILIPS N.V.
    • Armand PruijmboomRaimond Louis DumoulinMichael Miller
    • H01S5/022H01S5/028H01S5/30H01S5/024H01S5/42
    • H01S5/02236H01L24/04H01L24/05H01L2924/12032H01L2924/12042H01L2924/15788H01S5/02272H01S5/02469H01S5/028H01S5/3013H01S5/423H01L2924/00
    • The present invention relates to a method of assembling VCSEL chips (1) on a sub-mount (2). A de-wetting layer (13) is deposited on a connecting side of the VCSEL chips (1) which is to be connected to the sub-mount (2). A further de-wetting layer (13) is deposited on a connecting side of the sub-mount (2) which is to be connected to the VCSEL chips (1). The de-wetting layers (13) are deposited with a patterned design or are patterned after depositing to define connecting areas (21) on the sub-mount (2) and the VCSEL chips (1). A solder (15) is applied to the connecting areas (21) of at least one of the two connecting sides. The VCSEL chips (1) are placed on the sub-mount (2) and soldered to the sub-mount (2) to electrically and mechanically connect the VCSEL chips (1) and the sub-mount (2). With the proposed method a high alignment accuracy of the VCSEL chips (1) on the sub-mount (2) is achieved without time consuming measures.
    • 本发明涉及一种将VCSEL芯片(1)组装在子座(2)上的方法。 在VCSEL芯片(1)的与子座(2)连接的连接侧上沉积去湿层(13)。 进一步的去润湿层(13)沉积在子座(2)的连接到VCSEL芯片(1)的连接侧上。 去湿层(13)以图案化设计沉积,或者在沉积之后被图案化以限定子安装座(2)和VCSEL芯片(1)上的连接区域(21)。 将焊料(15)施加到两个连接侧中的至少一个的连接区域(21)。 将VCSEL芯片(1)放置在子座(2)上并焊接到子座(2)以电和机械地连接VCSEL芯片(1)和子座(2)。 利用所提出的方法,实现了子安装座(2)上的VCSEL芯片(1)的高对准精度,而不需要耗费时间的措施。
    • 3. 发明申请
    • VCSEL MODULE AND MANUFACTURE THEREOF
    • VCSEL模块及其制造
    • US20150071320A1
    • 2015-03-12
    • US14382793
    • 2013-02-22
    • KONINKLIJKE PHILIPS N.V.
    • Stephan GronenbornArmand PruijmboomRaimond Louis DumoulinMichael Miller
    • H01S5/42H01S5/00H01S5/40H01S5/183
    • H01S5/423H01S5/005H01S5/0216H01S5/0217H01S5/02288H01S5/183H01S5/4018H01S5/4025
    • The invention describes a method of manufacturing a VCSEL module (100) comprising at least one VCSEL chip (33) with an upper side (U) and a lower side (L) and with a plurality of VCSEL units (55) on a common carrier structure (35), the VCSEL units (55) comprising a first doped layer (50) of a first type facing towards the lower side (L) and a second doped layer (23) of a second type facing towards the upper side (U). The method comprises the steps of dividing the VCSEL chip (33) into a plurality of subarrays (39a, 39b, 39c, 39d, 39e, 39f, 39g, 39h, 39i) with at least one VCSEL unit (55) each, electrically connecting at least some of the subarrays (39a, 39b, 39c, 39d, 39e, 39f, 39g, 39h, 39i) in series. The invention also describes a VCSEL module (100) manufactured in such process.
    • 本发明描述了制造VCSEL模块(100)的方法,该VCSEL模块(100)包括至少一个具有上侧(U)和下侧(L)的VCSEL芯片(33),并且在公共载体上具有多个VCSEL单元(55) 结构(35),包括面向下侧(L)的第一类型的第一掺杂层(50)和面向上侧(U)的第二类型的第二掺杂层(23)的VCSEL单元(55) )。 该方法包括以下步骤:用至少一个VCSEL单元(55)将VCSEL芯片(33)分成多个子阵列(39a,39b,39c,39d,39e,39f,39g,39h,39i),电连接 串联的至少一些子阵列(39a,39b,39c,39d,39e,39f,39g,39h,39i)。 本发明还描述了以这种方法制造的VCSEL模块(100)。
    • 5. 发明授权
    • Method of assembling VCSEL chips on a sub-mount
    • 将VCSEL芯片组装在子安装座上的方法
    • US09065235B2
    • 2015-06-23
    • US14350404
    • 2012-10-08
    • KONINKLIJKE PHILIPS N.V.
    • Armand PruijmboomRaimond Louis DumoulinMichael Miller
    • H01S5/022H01S5/028H01S5/30H01S5/42H01S5/024H01L23/00
    • H01S5/02236H01L24/04H01L24/05H01L2924/12032H01L2924/12042H01L2924/15788H01S5/02272H01S5/02469H01S5/028H01S5/3013H01S5/423H01L2924/00
    • The present invention relates to a method of assembling VCSEL chips (1) on a sub-mount (2). A de-wetting layer (13) is deposited on a connecting side of the VCSEL chips (1) which is to be connected to the sub-mount (2). A further de-wetting layer (13) is deposited on a connecting side of the sub-mount (2) which is to be connected to the VCSEL chips (1). The de-wetting layers (13) are deposited with a patterned design or are patterned after depositing to define connecting areas (21) on the sub-mount (2) and the VCSEL chips (1). A solder (15) is applied to the connecting areas (21) of at least one of the two connecting sides. The VCSEL chips (1) are placed on the sub-mount (2) and soldered to the sub-mount (2) to electrically and mechanically connect the VCSEL chips (1) and the sub-mount (2). With the proposed method a high alignment accuracy of the VCSEL chips (1) on the sub-mount (2) is achieved without time consuming measures.
    • 本发明涉及一种将VCSEL芯片(1)组装在子座(2)上的方法。 在VCSEL芯片(1)的与子座(2)连接的连接侧上沉积去湿层(13)。 进一步的去润湿层(13)沉积在子座(2)的连接到VCSEL芯片(1)的连接侧上。 去湿层(13)以图案化设计沉积,或者在沉积之后被图案化以限定子安装座(2)和VCSEL芯片(1)上的连接区域(21)。 将焊料(15)施加到两个连接侧中的至少一个的连接区域(21)。 将VCSEL芯片(1)放置在子安装座(2)上并焊接到子安装座(2)以电气和机械地连接VCSEL芯片(1)和子安装座(2)。 利用所提出的方法,实现了子安装座(2)上的VCSEL芯片(1)的高对准精度,而不需要耗费时间的措施。
    • 6. 发明授权
    • VCSEL module and manufacture thereof
    • VCSEL模块及其制造
    • US09172213B2
    • 2015-10-27
    • US14382793
    • 2013-02-22
    • KONINKLIJKE PHILIPS N.V.
    • Stephan GronenbornArmand PruijmboomRaimond Louis DumoulinMichael Miller
    • H01S5/00H01S5/42H01S5/183H01S5/40H01S5/02H01S5/022
    • H01S5/423H01S5/005H01S5/0216H01S5/0217H01S5/02288H01S5/183H01S5/4018H01S5/4025
    • The invention describes a method of manufacturing a VCSEL module (100) comprising at least one VCSEL chip (33) with an upper side (U) and a lower side (L) and with a plurality of VCSEL units (55) on a common carrier structure (35), the VCSEL units (55) comprising a first doped layer (50) of a first type facing towards the lower side (L) and a second doped layer (23) of a second type facing towards the upper side (U). The method comprises the steps of dividing the VCSEL chip (33) into a plurality of subarrays (39a, 39b, 39c, 39d, 39e, 39f, 39g, 39h, 39i) with at least one VCSEL unit (55) each, electrically connecting at least some of the subarrays (39a, 39b, 39c, 39d, 39e, 39f, 39g, 39h, 39i) in series. The invention also describes a VCSEL module (100) manufactured in such process.
    • 本发明描述了制造VCSEL模块(100)的方法,该VCSEL模块(100)包括至少一个具有上侧(U)和下侧(L)的VCSEL芯片(33),并且在公共载体上具有多个VCSEL单元(55) 结构(35),包括面向下侧(L)的第一类型的第一掺杂层(50)和面向上侧(U)的第二类型的第二掺杂层(23)的VCSEL单元(55) )。 该方法包括以下步骤:用至少一个VCSEL单元(55)将VCSEL芯片(33)分成多个子阵列(39a,39b,39c,39d,39e,39f,39g,39h,39i),电连接 串联的至少一些子阵列(39a,39b,39c,39d,39e,39f,39g,39h,39i)。 本发明还描述了以这种方法制造的VCSEL模块(100)。