会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 8. 发明申请
    • Apparatus for and method of noise suppression and dithering to improve resolution quality in a digital RF processor
    • 噪声抑制和抖动的装置和方法,以提高数字RF处理器中的分辨率质量
    • US20050186920A1
    • 2005-08-25
    • US11062254
    • 2005-02-18
    • Robert StaszewskiDirk LeipoldKhurram MuhammadSameh Rezeq
    • Robert StaszewskiDirk LeipoldKhurram MuhammadSameh Rezeq
    • H03C3/00H03L7/16H04B1/04H04B1/06H04B1/68
    • H03L7/16H03L2207/50
    • A novel apparatus for and a method of noise and spurious tones suppression in a digital RF processor (DRP). The invention is well suited for use in highly integrated system on a chip (SoC) radio solutions that incorporate a very large amount of digital logic circuitry. The noise suppression scheme eliminates the noise caused by various on chip interference sources transmitted through electromagnetic, power, ground and substrate paths. The noise suppression scheme permits an all digital PLL (ADPLL) to operate in such a way to avoid generating the spurs that would normally be generated from the injection pulling effect of interfering sources on the chip. The frequency reference clock is retimed to be synchronous to the RF oscillator clock and used to drive the entire digital logic circuitry of the DRP. This ensures that the different clock edges throughout the system will not exhibit mutual drift. A method of improving the resolution quality of a time to digital converter within the ADPLL is also taught. The method dithers the reference clock by passing it through a delay circuit that is controlled by a sigma-delta modulator. The dithered reference clock reduces the affect on the phase noise at the output of the ADPLL due to ill-behaved quantization of the TDC timing estimation.
    • 一种用于数字RF处理器(DRP)中的噪声和伪噪声抑制的新型装置和方法。 本发明非常适用于结合了大量数字逻辑电路的高度集成的片上系统(SoC)无线电解决方案。 噪声抑制方案消除了通过电磁,电源,接地和基板路径传输的各种片上干扰源引起的噪声。 噪声抑制方案允许所有数字PLL(ADPLL)以这样的方式操作,以避免产生通常由芯片上的干扰源的注入拉动效应产生的杂散。 频率参考时钟重新定时与RF振荡器时钟同步,用于驱动DRP的整个数字逻辑电路。 这确保了整个系统中不同的时钟沿不会出现相互漂移。 还提出了一种提高ADPLL内数字转换器的分辨率质量的方法。 该方法通过将参考时钟传递通过由Σ-Δ调制器控制的延迟电路来抖动参考时钟。 由于TDC定时估计的不正确的量化,抖动参考时钟降低了对ADPLL输出的相位噪声的影响。