会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • SEMICONDUCTOR DEVICE
    • 半导体器件
    • US20130027824A1
    • 2013-01-31
    • US13553746
    • 2012-07-19
    • Kiminori Hayano
    • Kiminori Hayano
    • H02H9/04
    • H01L27/0292H03K19/00315
    • A semiconductor device comprises a first power supply system, a second power supply system, an output circuit, a first driving circuit and a first protection. The first power supply system is configured with a first power supply voltage and a first ground voltage. The second power supply system is configured with a second power supply voltage and a second ground voltage. The output circuit receives a power supply from the second power supply system. The first driving circuit receives a power supply from the first power supply system and outputs a signal for driving the output circuit. One end of the first protection element is connected to an output node of the output circuit and the other end is connected to the first ground voltage.
    • 半导体器件包括第一电源系统,第二电源系统,输出电路,第一驱动电路和第一保护。 第一电源系统配置有第一电源电压和第一接地电压。 第二电源系统配置有第二电源电压和第二接地电压。 输出电路从第二电源系统接收电源。 第一驱动电路从第一电源系统接收电源并输出用于驱动输出电路的信号。 第一保护元件的一端连接到输出电路的输出节点,另一端连接到第一接地电压。
    • 2. 发明申请
    • Semiconductor device
    • 半导体器件
    • US20070235809A1
    • 2007-10-11
    • US11783095
    • 2007-04-05
    • Kiminori Hayano
    • Kiminori Hayano
    • H01L23/62
    • H01L27/0811H01L27/0266
    • A semiconductor device includes electrostatic protection circuit Q formed by connecting first NMOS transistor Q1 having first threshold voltage and second NMOS transistor Q2 having second threshold voltage lower than the first threshold voltage in parallel between power supply terminal N1 and ground terminal N2. Film thickness of gate insulating film 4 of the second NMOS transistor Q2 is formed to be thinner than that of gate insulating film 5 of the first NMOS transistor Q1. A source/drain region 7b of the transistor Q1 and a source/drain region 7d of the transistor Q2 are connected to power supply terminal N1. Source/drain region 7a of transistor Q1, gate electrode 5a of transistor Q1, source/drain region 7c of transistor Q2, gate electrode 5b of transistor Q2, and substrate 1 are connected to ground terminal N2. Leak current and operation start voltage are reduced.
    • 半导体器件包括通过在电源端子N 1和接地端子N 2之间并联连接第一阈值电压的第一NMOS晶体管Q 1和具有低于第一阈值电压的第二阈值电压的第二NMOS晶体管Q 2形成的静电保护电路Q。 第二NMOS晶体管Q 2的栅极绝缘膜4的膜厚形成为比第一NMOS晶体管Q1的栅极绝缘膜5薄。膜晶体管Q 1的源极/漏极区域7b和源极/ 晶体管Q 2的漏极区域7d连接到电源端子N 1.晶体管Q1的源极/漏极区域7a,晶体管Q 1的栅极电极5a,晶体管Q2的源极/漏极区域7c,栅极 晶体管Q 2的电极5b和基板1连接到接地端子N 2。漏电流和操作开始电压降低。
    • 4. 发明授权
    • Semiconductor device
    • 半导体器件
    • US08937793B2
    • 2015-01-20
    • US13553746
    • 2012-07-19
    • Kiminori Hayano
    • Kiminori Hayano
    • H02H3/22H01L27/02H03K19/003
    • H01L27/0292H03K19/00315
    • A semiconductor device comprises a first power supply system, a second power supply system, an output circuit, a first driving circuit and a first protection. The first power supply system is configured with a first power supply voltage and a first ground voltage. The second power supply system is configured with a second power supply voltage and a second ground voltage. The output circuit receives a power supply from the second power supply system. The first driving circuit receives a power supply from the first power supply system and outputs a signal for driving the output circuit. One end of the first protection element is connected to an output node of the output circuit and the other end is connected to the first ground voltage.
    • 半导体器件包括第一电源系统,第二电源系统,输出电路,第一驱动电路和第一保护。 第一电源系统配置有第一电源电压和第一接地电压。 第二电源系统配置有第二电源电压和第二接地电压。 输出电路从第二电源系统接收电源。 第一驱动电路从第一电源系统接收电源并输出用于驱动输出电路的信号。 第一保护元件的一端连接到输出电路的输出节点,另一端连接到第一接地电压。
    • 10. 发明授权
    • Single-chip memory system and method for operating the same
    • 单片存储器系统及其操作方法
    • US5930190A
    • 1999-07-27
    • US956369
    • 1997-10-23
    • Kiminori HayanoYasuhiro Maeda
    • Kiminori HayanoYasuhiro Maeda
    • G11C11/401G11C7/06G11C7/10G11C7/12G11C11/409H01L21/8242H01L27/108G11C7/00
    • G11C7/1048G11C7/065G11C7/12
    • To fabricate a smaller memory system, a memory system includes a memory cell array having a first memory cell and a second memory cell, a first switching circuit connected to the first memory cell, a second switching circuit connected to the second memory cell, and a sense amplifier connected to the first and second switching circuits. The sense amplifier includes an N-type flip-flop circuit for selectively amplifying data from the first memory cell or the second memory cell, a P-type flip-flop circuit for selectively amplifying the data from the first memory cell or the second memory cell, and a first circuit formed between the N-type flip-flop circuit and the P-type flip-flop circuit. When data in the first memory cell is to be transferred, the first switching circuit is activated and the data from the first memory cell is transferred to the sense amplifier, and then the data is amplified by the sense amplifier. When data in the second memory cell is to be transferred, the second switching circuit is activated and the data from the second memory cell is transferred to the sense amplifier, and then the data is amplified by the sense amplifier.
    • 为了制造更小的存储器系统,存储器系统包括具有第一存储器单元和第二存储单元的存储单元阵列,连接到第一存储单元的第一开关电路,连接到第二存储单元的第二开关电路和 连接到第一和第二开关电路的读出放大器。 读出放大器包括用于选择性地放大来自第一存储单元或第二存储单元的数据的N型触发器电路,用于选择性地放大来自第一存储单元或第二存储单元的数据的P型触发器电路 以及形成在N型触发电路和P型触发器电路之间的第一电路。 当要传送第一存储单元中的数据时,第一开关电路被激活,并且来自第一存储单元的数据被传送到读出放大器,然后由读出放大器放大数据。 当要传送第二存储单元中的数据时,第二切换电路被激活,并且来自第二存储单元的数据被传送到读出放大器,然后数据被读出放大器放大。