会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • DSP SerDes receiver with FFE-DFE-DFFE data path
    • DSP SerDes接收器,带有FFE-DFE-DFFE数据通道
    • US09077574B1
    • 2015-07-07
    • US14227120
    • 2014-03-27
    • LSI Corporation
    • Adam B. HealeyChaitanya PalusaTomasz ProkopVolodymyr Shvydun
    • H04L25/03
    • H04L25/03057
    • A SerDes receiver device can receive binary signals via wireline channel such that information recovery is primarily or entirely performed via DSP algorithms in the digital domain includes an analog to digital converter, adaptation and calibration blocks, and a sequential n-way parallel equalization data path. The data path provides preliminary equalization of digital input symbols through a feed forward equalizer block followed by a decision feedback equalizer block, to which a k-slice decision feed forward equalizer block is appended for generating equalized hard decision outputs. The decision feed forward equalizer block may include a concatenation of cascading DFFE slices to improve the performance of the data path.
    • SerDes接收机设备可以经由有线通道接收二进制信号,使得信息恢复主要或完全通过数字域中的DSP算法执行,包括模数转换器,适配和校准块以及顺序n路并行均衡数据路径。 数据路径通过前馈均衡器块提供数字输入符号的初步均衡,随后是判决反馈均衡器块,附加k片判决前馈均衡器块以产生均衡的硬判决输出。 决定前馈均衡器块可以包括级联DFFE片段的级联以提高数据路径的性能。
    • 3. 发明授权
    • Method and apparatus for feed forward equalizer with variable cursor position
    • 具有可变光标位置的前馈均衡器的方法和装置
    • US08976854B1
    • 2015-03-10
    • US14193170
    • 2014-02-28
    • LSI Corporation
    • Adam B. HealeyTomasz ProkopVolodymyr ShvydunChaitanya Palusa
    • H03H7/30H03H7/40H03K5/159H04L25/03
    • H04L25/03885H04L25/03038
    • A reconfigurable P-way parallel N-tap feed forward equalizer includes an adaptive filter configured to generate a series of coefficients (taps) and an input register for storing input symbols. A variable cursor position defined by a parameter corresponding to a position in the input register selects a set of pre-cursor and post-cursor taps for dynamic ISI correction of a like set of pre-cursor and post-cursor symbols. Multiplier banks generate partial result symbols by applying the taps to the set of input symbols, and a set of combiners or adder banks generate equalized output symbols from the partial result symbols. Two multiplexers adjust input symbols and coefficients according to the parameter, and a controller allows selection of an optimal parameter, and thus an optimal variable cursor position. The coefficient corresponding to the parameter may additionally be preset to save storage space.
    • 可重新配置的P路并行N抽头前馈均衡器包括被配置为生成一系列系数(抽头)的自适应滤波器和用于存储输入符号的输入寄存器。 由对应于输入寄存器中的位置的参数定义的可变光标位置为一组相似的前置光标和后光标符号选择一组用于动态ISI校正的前置光标和后置光标。 乘法器组通过将抽头应用到输入符号集合来产生部分结果符号,并且一组组合器或加法器组从部分结果符号生成均衡的输出符号。 两个多路复用器根据参数调整输入符号和系数,并且控制器允许选择最佳参数,并因此选择最佳可变光标位置。 可以另外预设与参数对应的系数以节省存储空间。
    • 4. 发明授权
    • Receiver with parallel decision feedback equalizers
    • 具有并行决策反馈均衡器的接收器
    • US08837570B2
    • 2014-09-16
    • US13685993
    • 2012-11-27
    • LSI Corporation
    • Volodymyr ShvydunTomasz Prokop
    • H03H7/30H04L25/03
    • H04L25/03885H04L25/03057
    • Described embodiments apply equalization to an input signal to a receiver such as a serial-deserializer. The receiver has an analog-to-digital converter (ADC), an M-way parallelizer, N serial buffers, N prefix buffers, and N decision feedback equalizers (DFEs), where M and N are greater than one. The ADC digitizes the input signal to form digitized symbols. The parallelizer assembles the digitized symbols into parallel sets of M digitized symbols. Each serial buffer has slots of M locations per slot and stores one set of M digitized symbols in one of the slots. The DFEs are responsive to common tap weight coefficients and produce parallel sets of M recovered data bits. Each DFE is first trained using sets of past digitized symbols loaded into a corresponding one of the prefix buffers and then processes digitized symbols stored in a corresponding one of the serial buffers.
    • 所描述的实施例将均衡化到诸如串行解串器之类的接收器的输入信号。 接收机具有模数转换器(ADC),M路并行器,N个串行缓冲器,N个前缀缓冲器和N个判决反馈均衡器(DFE),其中M和N大于1。 ADC将输入信号数字化,形成数字化符号。 并行化器将数字化符号组装成M个数字化符号的并行集合。 每个串行缓冲器具有每个时隙的M个位置的时隙,并且在一个时隙中存储一组M个数字化符号。 DFE响应于公共抽头权重系数并产生M个恢复数据位的并行集合。 首先使用加载到相应的前缀缓冲器中的过去数字化符号的集合训练每个DFE,然后处理存储在对应的一个串行缓冲器中的数字化符号。
    • 10. 发明申请
    • Integrated PAM4/NRZ N-Way Parallel Digital Unrolled Decision Feedback Equalizer (DFE)
    • 集成PAM4 / NRZ N路并行数字展开决策反馈均衡器(DFE)
    • US20150256363A1
    • 2015-09-10
    • US14226915
    • 2014-03-27
    • LSI Corporation
    • Volodymyr ShvydunAdam B. HealeyChaitanya Palusa
    • H04L25/03H04L25/49
    • H04L25/03057H04L25/4917H04L2025/03535
    • An N-way parallel, unrolled decision feedback equalizer for a SerDes receiver can convert between four-tap PAM-2 and two-tap PAM-4 mode, maximizing hardware through the use of mode control multiplexers. Each of N interleaved parallel branches includes an ISI correction stage for generating a partial result approximating intersymbol interference and comparing the partial result to a threshold, a carry look-ahead stage for generating a second partial result based in part on previously generated partial results, and a decision feedback stage for generating a final decision based on previous branches. Mode control multiplexers can select from PAM-2 and PAM-4 operating modes, PAM-2 and MAP-4 inputs at various stages, or from single-bit PAM-2 and two-bit PAM-4 outputs. ISI correction can additionally be reformulated to incorporate comparing raw input symbols to a combination of approximated ISI and a threshold.
    • 用于SerDes接收机的N路并行,展开的判决反馈均衡器可以在四抽头PAM-2和二抽头PAM-4模式之间进行转换,通过使用模式控制多路复用器最大化硬件。 N个交错并行分支中的每一个包括用于产生近似符号间干扰的部分结果和将部分结果与阈值进行比较的ISI校正级,部分地基于先前产生的部分结果来生成第二部分结果的进位预测级,以及 用于根据先前分支产生最终决定的决策反馈阶段。 模式控制多路复用器可以从PAM-2和PAM-4操作模式,PAM-2和MAP-4输入在各个阶段,或单位PAM-2和两位PAM-4输出中进行选择。 ISI校正可以另外被重新配置,以将原始输入符号与近似ISI和阈值的组合进行比较。