会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Resolver arrangement
    • 解散安排
    • US20060170579A1
    • 2006-08-03
    • US11347703
    • 2006-02-03
    • Frank OhnhaeuserMichael ReinholdMikael Badenius
    • Frank OhnhaeuserMichael ReinholdMikael Badenius
    • H03M3/00
    • H03M1/645
    • A resolver arrangement that is inexpensive and yet offers high resolution and high noise rejection includes a carrier signal generator and two processing channels each of which has an analog input connected a different one of the stator coils and a channel output. Each of the processing channels includes a sigma-delta modulator with an output that supplies a bit-stream representative of an analog input signal received from a respective stator coil. Each channel also includes a first digital filter that receives the bit-stream from the sigma-delta modulator and converts the bit-stream to intermediate digital data-words. In addition, each channel has a digital synchronous demodulator that demodulates the intermediate digital data-words in synchronism with the carrier signal providing demodulated data-words. Finally, each channel has a second digital filter that averages the demodulated data-words and supplies digital output data-words on the channel output, the carrier signal being suppressed in the output data-words.
    • 低成本但又提供高分辨率和高噪声抑制的解算器装置包括载波信号发生器和两个处理通道,每个处理通道具有连接到不同的定子线圈和通道输出的模拟输入。 每个处理通道包括具有输出的Σ-Δ调制器,该输出提供表示从相应的定子线圈接收的模拟输入信号的比特流。 每个通道还包括第一数字滤波器,其接收来自Σ-Δ调制器的比特流,并将比特流转换成中间数字数据字。 此外,每个通道具有数字同步解调器,其与提供解调数据字的载波信号同步地解调中间数字数据字。 最后,每个通道具有第二数字滤波器,对解调的数据字进行平均,并在通道输出上提供数字输出数据字,载波信号被抑制在输出数据字中。
    • 4. 发明授权
    • Resolver arrangement
    • 解散安排
    • US07196643B2
    • 2007-03-27
    • US11347703
    • 2006-02-03
    • Frank OhnhaeuserMichael ReinholdMikael Badenius
    • Frank OhnhaeuserMichael ReinholdMikael Badenius
    • H03M1/06
    • H03M1/645
    • A resolver arrangement that is inexpensive and yet offers high resolution and high noise rejection includes a carrier signal generator and two processing channels each of which has an analog input connected a different one of the stator coils and a channel output. Each of the processing channels includes a sigma-delta modulator with an output that supplies a bit-stream representative of an analog input signal received from a respective stator coil. Each channel also includes a first digital filter that receives the bit-stream from the sigma-delta modulator and converts the bit-stream to intermediate digital data-words. In addition, each channel has a digital synchronous demodulator that demodulates the intermediate digital data-words in synchronism with the carrier signal providing demodulated data-words. Finally, each channel has a second digital filter that averages the demodulated data-words and supplies digital output data-words on the channel output, the carrier signal being suppressed in the output data-words.
    • 低成本但又提供高分辨率和高噪声抑制的解算器装置包括载波信号发生器和两个处理通道,每个处理通道具有连接到不同的定子线圈和通道输出的模拟输入。 每个处理通道包括具有输出的Σ-Δ调制器,该输出提供表示从相应的定子线圈接收的模拟输入信号的比特流。 每个通道还包括第一数字滤波器,其接收来自Σ-Δ调制器的比特流,并将比特流转换成中间数字数据字。 此外,每个通道具有数字同步解调器,其与提供解调数据字的载波信号同步地解调中间数字数据字。 最后,每个通道具有第二数字滤波器,对解调的数据字进行平均,并在通道输出上提供数字输出数据字,载波信号被抑制在输出数据字中。
    • 7. 发明授权
    • Electronic device and method for measuring differential non-linearity (DNL) of an SAR ADC
    • 用于测量SAR ADC的差分非线性(DNL)的电子设备和方法
    • US08665125B2
    • 2014-03-04
    • US13569310
    • 2012-08-08
    • Michael ReinholdMartin AllingerFrank Ohnhaeuser
    • Michael ReinholdMartin AllingerFrank Ohnhaeuser
    • H03M1/10
    • H03M1/1061H03M1/468H03M1/68H03M1/804
    • The device comprises a successive approximation register, a capacitive digital-to-analog converter comprising a plurality of capacitors, the plurality of capacitors being coupled with a first side to a common node; a comparator coupled to the common node and being adapted to make bit decisions by comparing a voltage at the common node with another voltage level, and a SAR control stage for providing a digital code representing a conversion result. The device is configured to operate in a calibration mode, where the device is configured to sample a reference voltage on a first capacitor of the plurality of capacitors by coupling one side of the first capacitor to the reference voltage, to perform a regular conversion cycle with at least those capacitors of the plurality of capacitors having lower significance than the first capacitor and to provide the conversion result of the regular conversion cycle for calibrating the first capacitor.
    • 该装置包括逐次逼近寄存器,包括多个电容器的电容数模转换器,多个电容器与第一侧耦合到公共节点; 比较器,耦合到公共节点,并且适于通过将公共节点处的电压与另一个电压电平进行比较来产生比特决定;以及SAR控制级,用于提供表示转换结果的数字代码。 该器件被配置为在校准模式下操作,其中器件被配置为通过将第一电容器的一侧耦合到参考电压来对多个电容器的第一电容器进行参考电压的采样,以执行常规转换周期, 所述多个电容器中的至少那些电容器的重要性低于第一电容器,并且提供用于校准第一电容器的常规转换周期的转换结果。
    • 9. 发明申请
    • ELECTRONIC DEVICE AND METHOD FOR MEASURING DNL OF AN SAR ADC
    • 用于测量SAR ADC的DNL的电子设备和方法
    • US20130044015A1
    • 2013-02-21
    • US13569310
    • 2012-08-08
    • Michael ReinholdMartin AllingerFrank Ohnhaeuser
    • Michael ReinholdMartin AllingerFrank Ohnhaeuser
    • H03M1/12
    • H03M1/1061H03M1/468H03M1/68H03M1/804
    • The device comprises a successive approximation register, a capacitive digital-to-analog converter comprising a plurality of capacitors, the plurality of capacitors being coupled with a first side to a common node; a comparator coupled to the common node and being adapted to make bit decisions by comparing a voltage at the common node with another voltage level, and a SAR control stage for providing a digital code representing a conversion result. The device is configured to operate in a calibration mode, where the device is configured to sample a reference voltage on a first capacitor of the plurality of capacitors by coupling one side of the first capacitor to the reference voltage, to perform a regular conversion cycle with at least those capacitors of the plurality of capacitors having lower significance than the first capacitor and to provide the conversion result of the regular conversion cycle for calibrating the first capacitor.
    • 该装置包括逐次逼近寄存器,包括多个电容器的电容数模转换器,多个电容器与第一侧耦合到公共节点; 比较器,耦合到公共节点,并且适于通过将公共节点处的电压与另一个电压电平进行比较来产生比特决定;以及SAR控制级,用于提供表示转换结果的数字代码。 该器件被配置为在校准模式下操作,其中器件被配置为通过将第一电容器的一侧耦合到参考电压来对多个电容器的第一电容器进行参考电压的采样,以执行常规转换周期, 所述多个电容器中的至少那些电容器的重要性低于第一电容器,并且提供用于校准第一电容器的常规转换周期的转换结果。