会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 5. 发明授权
    • Using a shared last-level TLB to reduce address-translation latency
    • 使用共享的最后一级TLB来减少地址转换延迟
    • US09081706B2
    • 2015-07-14
    • US13468904
    • 2012-05-10
    • Pranay KokaMichael O. McCrackenHerbert D. Schwetman, Jr.David A. Munday
    • Pranay KokaMichael O. McCrackenHerbert D. Schwetman, Jr.David A. Munday
    • G06F3/03G06F12/10G06F12/08
    • G06F12/1027G06F12/0811G06F2212/656G06F2212/681
    • The disclosed embodiments provide techniques for reducing address-translation latency and the serialization latency of combined TLB and data cache misses in a coherent shared-memory system. For instance, the last-level TLB structures of two or more multiprocessor nodes can be configured to act together as either a distributed shared last-level TLB or a directory-based shared last-level TLB. Such TLB-sharing techniques increase the total amount of useful translations that are cached by the system, thereby reducing the number of page-table walks and improving performance. Furthermore, a coherent shared-memory system with a shared last-level TLB can be further configured to fuse TLB and cache misses such that some of the latency of data coherence operations is overlapped with address translation and data cache access latencies, thereby further improving the performance of memory operations.
    • 所公开的实施例提供了用于在一致的共享存储器系统中减少地址转换等待时间和组合TLB和数据高速缓存未命中的串行化延迟的技术。 例如,两个或多个多处理器节点的最后一级TLB结构可以配置为一起作为分布式共享的最后一级TLB或基于目录的共享的最后一级TLB。 这种TLB共享技术增加了系统缓存的有用的翻译的总量,从而减少了页表行进的数量并提高了性能。 此外,具有共享的最后一级TLB的一致的共享存储器系统可以被进一步配置为对TLB和高速缓存未命中进行融合,使得数据相干操作的一些等待时间与地址转换和数据高速缓存访​​问延迟重叠,从而进一步改善 记忆操作的表现。
    • 8. 发明申请
    • USING A SHARED LAST-LEVEL TLB TO REDUCE ADDRESS-TRANSLATION LATENCY
    • 使用共享的最后一级TLB来减少地址转换延迟
    • US20140052917A1
    • 2014-02-20
    • US13468904
    • 2012-05-10
    • Pranay KokaMichael O. McCrackenHerbert D. Schwetman, JR.David A. Munday
    • Pranay KokaMichael O. McCrackenHerbert D. Schwetman, JR.David A. Munday
    • G06F12/10G06F12/08
    • G06F12/1027G06F12/0811G06F2212/656G06F2212/681
    • The disclosed embodiments provide techniques for reducing address-translation latency and the serialization latency of combined TLB and data cache misses in a coherent shared-memory system. For instance, the last-level TLB structures of two or more multiprocessor nodes can be configured to act together as either a distributed shared last-level TLB or a directory-based shared last-level TLB. Such TLB-sharing techniques increase the total amount of useful translations that are cached by the system, thereby reducing the number of page-table walks and improving performance. Furthermore, a coherent shared-memory system with a shared last-level TLB can be further configured to fuse TLB and cache misses such that some of the latency of data coherence operations is overlapped with address translation and data cache access latencies, thereby further improving the performance of memory operations.
    • 所公开的实施例提供了用于在一致的共享存储器系统中减少地址转换等待时间和组合TLB和数据高速缓存未命中的串行化延迟的技术。 例如,两个或多个多处理器节点的最后一级TLB结构可以配置为一起作为分布式共享的最后一级TLB或基于目录的共享的最后一级TLB。 这种TLB共享技术增加了系统缓存的有用的翻译的总量,从而减少了页表行进的数量并提高了性能。 此外,具有共享的最后一级TLB的一致的共享存储器系统可以被进一步配置为对TLB和高速缓存未命中进行融合,使得数据相干操作的一些等待时间与地址转换和数据高速缓存访​​问延迟重叠,从而进一步改善 记忆操作的表现。
    • 9. 发明授权
    • Arbitrated optical network using tunable drop filters
    • 使用可调放大滤波器的仲裁光网络
    • US08655120B2
    • 2014-02-18
    • US13180364
    • 2011-07-11
    • Pranay KokaMichael O. McCrackenHerbert D. Schwetman, Jr.Xuexhe ZhengAshok V. Krishnamoorthy
    • Pranay KokaMichael O. McCrackenHerbert D. Schwetman, Jr.Xuexhe ZhengAshok V. Krishnamoorthy
    • G02B6/12
    • G02B6/43G02B6/4215G02B2006/12061
    • In a multi-chip module (MCM), integrated circuits are coupled by optical waveguides. These integrated circuits receive optical signals from a set of light sources which have fixed carrier wavelengths. Moreover, a given integrated circuit includes: a transmitter that modulates at least one of the optical signals when transmitting information to at least another of the integrated circuits; and a receiver that receives at least one modulated optical signal having one of the carrier wavelengths when receiving information from at least the other of the integrated circuits. Furthermore, the MCM includes tunable drop filters optically coupled to the optical waveguides and associated integrated circuits, wherein the tunable drop filters pass adjustable bands of wavelengths to receivers in the integrated circuits. Additionally, control logic in the MCM provides a control signal to the tunable drop filters to specify the adjustable bands of wavelengths.
    • 在多芯片模块(MCM)中,集成电路通过光波导耦合。 这些集成电路从具有固定载波波长的一组光源接收光信号。 此外,给定的集成电路包括:当向至少另一个集成电路传送信息时调制至少一个光信号的发射机; 以及接收器,当从至少另一个集成电路接收信息时,接收具有载波波长之一的至少一个调制光信号。 此外,MCM包括光耦合到光波导和相关联的集成电路的可调滴式滤波器,其中可调滴式滤波器将可调节的波段传送到集成电路中的接收器。 另外,MCM中的控制逻辑为可调降滤波器提供了一个控制信号,以指定波长的可调波段。