会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Leakage current compensation with reference bit line sensing in non-volatile memory
    • 在非易失性存储器中使用参考位线检测的泄漏电流补偿
    • US09390793B1
    • 2016-07-12
    • US14663786
    • 2015-03-20
    • SanDisk 3D LLC
    • Anurag NigamYingchang Chen
    • G11C7/00G11C13/00
    • G11C13/004G11C7/06G11C7/062G11C7/08G11C13/0026G11C2013/0054
    • A non-volatile memory includes a sense amplifier that uses a reference bit line. The sense amplifier includes a first capacitor coupled to a selected bit line and a second capacitor coupled to a reference bit line. The reference capacitor compensates for displacement currents in the selected bit line during sensing. Both plates of the capacitors are utilized to cancel leakage currents. The top plates of the capacitors are precharged then discharged during a sense phase. The selected bit line capacitor is discharged based on the selected cell current and the leakage current. The amount of discharge is transferred to the bottom plate of each capacitor, followed by discharging the bottom plates. The capacitor for the selected bit line is discharged based on the leakage current. In this manner, the correction phase facilitates a compensation based on the leakage current so that the selected cell current can be determined.
    • 非易失性存储器包括使用参考位线的读出放大器。 感测放大器包括耦合到所选位线的第一电容器和耦合到参考位线的第二电容器。 参考电容器在感测期间补偿所选位线中的位移电流。 电容器的两个板都用于消除泄漏电流。 电容器的顶板预充电然后在感应阶段放电。 所选位线电容器根据选定的电池电流和漏电流放电。 放电量转移到每个电容器的底板,然后放电底板。 所选位线的电容器根据漏电流放电。 以这种方式,校正阶段有助于基于漏电流的补偿,使得可以确定所选择的单元电流。
    • 2. 发明申请
    • SENSE AMPLIFIER LOCAL FEEDBACK TO CONTROL BIT LINE VOLTAGE
    • SENSE放大器本地反馈控制位线电压
    • US20140347912A1
    • 2014-11-27
    • US14283034
    • 2014-05-20
    • SANDISK 3D LLC
    • Chang SiauXiaowei JiangYingchang Chen
    • G11C13/00
    • G11C13/004G11C7/04G11C7/062G11C7/067G11C7/12G11C7/14G11C11/5642G11C13/0069G11C16/24G11C16/26G11C2013/0042G11C2013/0045G11C2207/063
    • Methods for precharging bit lines using closed-loop feedback are described. In one embodiment, a sense amplifier may include a bit line precharge circuit for setting a bit line to a read voltage prior to sensing a memory cell connected to the bit line. The bit line precharge circuit may include a first transistor in a source-follower configuration with a first gate and a first source node electrically coupled to the bit line. By applying local feedback from the first source node to the first gate, the bit line settling time may be reduced. In some cases, a first voltage applied to the first gate may be determined based on a first current drawn from the first bit line. Thus, the first voltage applied to the first gate may vary over time depending on the conductivity of a selected memory cell connected to the bit line.
    • 描述了使用闭环反馈对位线进行预充电的方法。 在一个实施例中,读出放大器可以包括位线预充电电路,用于在感测连接到位线的存储器单元之前将位线设置为读取电压。 位线预充电电路可以包括具有第一栅极的源极跟随器配置的第一晶体管和电耦合到位线的第一源节点。 通过将来自第一源节点的本地反馈应用于第一门,可以减少位线建立时间。 在一些情况下,施加到第一栅极的第一电压可以基于从第一位线汲取的第一电流来确定。 因此,施加到第一栅极的第一电压可以随时间而变化,这取决于连接到位线的所选择的存储器单元的电导率。
    • 6. 发明授权
    • Compensation scheme for non-volatile memory
    • 非易失性存储器的补偿方案
    • US08988936B2
    • 2015-03-24
    • US14506607
    • 2014-10-04
    • SanDisk 3D LLC
    • Yingchang ChenPankaj KalraChandrasekhar Gorla
    • G11C13/00G11C7/12
    • G11C7/12G11C7/00G11C11/56G11C11/5678G11C13/00G11C13/0004G11C13/0023G11C13/0038G11C13/0069G11C2013/0076
    • Methods for performing parallel voltage and current compensation during reading and/or writing of memory cells in a memory array are described. In some embodiments, the compensation may include adjusting a bit line voltage and/or bit line reference current applied to a memory cell based on a memory array zone, a bit line layer, and a memory cell direction associated with the memory cell. The compensation may include adjusting the bit line voltage and/or bit line reference current on a per memory cell basis depending on memory cell specific characteristics. In some embodiments, a read/write circuit for reading and/or writing a memory cell may select a bit line voltage from a plurality of bit line voltage options to be applied to the memory cell based on whether the memory cell has been characterized as a strong, weak, or typical memory cell.
    • 描述了在存储器阵列中的存储器单元的读取和/或写入期间执行并行电压和电流补偿的方法。 在一些实施例中,补偿可以包括基于与存储器单元相关联的存储器阵列区域,位线层和存储器单元方向来调整施加到存储器单元的位线电压和/或位线参考电流。 补偿可以包括根据存储器单元特定特性来调整每个存储器单元上的位线电压和/或位线参考电流。 在一些实施例中,用于读取和/或写入存储器单元的读/写电路可以根据存储器单元是否被表征为存储单元来选择要施加到存储器单元的多个位线电压选项中的位线电压 强,弱或典型的记忆体。
    • 7. 发明申请
    • COMPENSATION SCHEME FOR NON-VOLATILE MEMORY
    • 非易失性存储器的补偿方案
    • US20150023113A1
    • 2015-01-22
    • US14506607
    • 2014-10-04
    • SANDISK 3D LLC
    • Yingchang ChenPankaj KalraChandrasekhar Gorla
    • G11C7/12
    • G11C7/12G11C7/00G11C11/56G11C11/5678G11C13/00G11C13/0004G11C13/0023G11C13/0038G11C13/0069G11C2013/0076
    • Methods for performing parallel voltage and current compensation during reading and/or writing of memory cells in a memory array are described. In some embodiments, the compensation may include adjusting a bit line voltage and/or bit line reference current applied to a memory cell based on a memory array zone, a bit line layer, and a memory cell direction associated with the memory cell. The compensation may include adjusting the bit line voltage and/or bit line reference current on a per memory cell basis depending on memory cell specific characteristics. In some embodiments, a read/write circuit for reading and/or writing a memory cell may select a bit line voltage from a plurality of bit line voltage options to be applied to the memory cell based on whether the memory cell has been characterized as a strong, weak, or typical memory cell.
    • 描述了在存储器阵列中的存储器单元的读取和/或写入期间执行并行电压和电流补偿的方法。 在一些实施例中,补偿可以包括基于与存储器单元相关联的存储器阵列区域,位线层和存储器单元方向来调整施加到存储器单元的位线电压和/或位线参考电流。 补偿可以包括根据存储器单元特定特性来调整每个存储器单元上的位线电压和/或位线参考电流。 在一些实施例中,用于读取和/或写入存储器单元的读/写电路可以根据存储器单元是否被表征为存储单元来选择要施加到存储器单元的多个位线电压选项中的位线电压 强,弱或典型的记忆体。
    • 10. 发明授权
    • Dual capacitor sense amplifier and methods therefor
    • 双电容读出放大器及其方法
    • US09224466B1
    • 2015-12-29
    • US14499717
    • 2014-09-29
    • SanDisk 3D LLC
    • Yingchang ChenAnurag Nigam
    • G11C7/02G11C13/00G11C7/06
    • G11C13/004G11C7/062G11C7/065G11C11/24G11C13/0023G11C13/0061G11C27/024G11C2213/71G11C2213/77
    • Methods and apparatus are provided for reading a selected memory cell of a memory array using a sense amplifier that includes a first capacitor and a second capacitor. The selected memory cell is coupled to a bit line and a selected word line. A first noise voltage is generated on the first capacitor, and a selected memory cell voltage and a second noise voltage are generated on the second capacitor. The first noise voltage is an estimate of the second noise voltage. An output signal value is generated proportional to a difference between the selected memory cell voltage and a reference voltage, and a difference between the first noise voltage and second noise voltage. The output signal value is used to determine a data value for the selected memory cell.
    • 提供了使用包括第一电容器和第二电容器的读出放大器读取存储器阵列的选定存储单元的方法和装置。 所选择的存储单元耦合到位线和所选择的字线。 在第一电容器上产生第一噪声电压,并且在第二电容器上产生选择的存储单元电压和第二噪声电压。 第一噪声电压是第二噪声电压的估计。 产生与选择的存储单元电压和参考电压之间的差成比例的输出信号值,以及第一噪声电压和第二噪声电压之间的差。 输出信号值用于确定所选存储单元的数据值。