会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Method for handling access transactions and related system
    • 处理访问事务和相关系统的方法
    • US08990436B2
    • 2015-03-24
    • US13904379
    • 2013-05-29
    • STMicroelectronics S.r.l.
    • Daniele ManganoSalvatore PisasaleMirko Dondini
    • G06F3/00G06F9/46G06F13/16
    • G06F9/466G06F13/1626G06F2213/0038
    • In an embodiment, access transactions of at least one module of a system such as a System-on-Chip (SoC) to one of a plurality of target modules, such as memories, are managed by assigning transactions identifiers subjected to a consistency check. If an input identifier to the check has already been issued for the same given target module, to the related identifier/given target module pair the same input identifier is assigned as a consistent output identifier. If, on the contrary, said input identifier to the check has not been already issued or has already been issued for a target module different from the considered one, to the related identifier/given target module pair a new identifier, different from the input identifier, is assigned as a consistent output identifier.
    • 在一个实施例中,通过分配经过一致性检查的事务标识符来管理诸如片上系统(SoC)的系统的至少一个模块到诸如存储器的多个目标模块之一的访问事务。 如果已经为相同的给定目标模块发出了支票的输入标识符,则向相关标识符/给定目标模块对发送相同的输入标识符作为一致的输出标识符。 相反,如果相对于所述检查的所述输入标识符尚未被发布或者已经针对与所考虑的目标模块不同的目标模块已经被发布到相关标识符/给定目标模块对,则与输入标识符不同的新标识符 ,被分配为一致的输出标识符。
    • 5. 发明申请
    • SYSTEM FOR THE MANAGEMENT OF OUT-OF-ORDER TRAFFIC IN AN INTERCONNECT NETWORK AND CORRESPONDING METHOD AND INTEGRATED CIRCUIT
    • 互连网络中的无序交通管理系统和相应的方法与集成电路
    • US20150296018A1
    • 2015-10-15
    • US14659159
    • 2015-03-16
    • STMicroelectronics S.r.l.
    • Mirko DondiniDaniele Mangano
    • H04L29/08H04L12/721
    • H04L67/1097G06F13/1626G06F13/4022G06F2213/0038H04L45/72
    • A system to manage out-of-order traffic in an interconnect network has initiators that provide requests through the interconnect network to memory resource targets and provide responses back through the interconnect network. The system includes components upstream the interconnect network to perform response re-ordering, which include memory to store responses from the interconnect network and a memory map controller to store the responses on a set of logical circular buffers. Each logical circular buffer corresponds to an initiator. The memory map controller computes an offset address for each buffer and stores an offset address of a given request received on a request path. The controller computes an absolute write memory address where responses are written in the memory, the response corresponding to the given request based on the given request offset address. The memory map controller also performs an order-controlled parallel read of the logical circular buffers and routes the data read from the memory to the corresponding initiator.
    • 用于管理互连网络中的乱序流量的系统具有通过互连网络向存储器资源目标提供请求并且通过互连网络提供响应的启动器。 该系统包括互连网络上游的组件以执行响应重新排序,其包括用于存储来自互连网络的响应的存储器和存储映射控制器以将响应存储在一组逻辑循环缓冲器上。 每个逻辑循环缓冲区对应于启动器。 存储器映射控制器计算每个缓冲器的偏移地址,并存储在请求路径上接收的给定请求的偏移地址。 控制器计算绝对写存储器地址,其中响应被写入存储器中,该响应对应于给定的请求,基于给定的请求偏移地址。 存储器映射控制器还执行逻辑循环缓冲器的顺序控制的并行读取,并将从存储器读取的数据路由到相应的启动器。
    • 8. 发明申请
    • COMMUNICATION SYSTEM FOR INTERFACING A PLURALITY OF TRANSMISSION CIRCUITS WITH AN INTERCONNECTION NETWORK, AND CORRESPONDING INTEGRATED CIRCUIT
    • 用于将多个传输电路与互连网络相互连接的通信系统和相应的集成电路
    • US20140344485A1
    • 2014-11-20
    • US14278403
    • 2014-05-15
    • STMicroelectronics S.r.l.
    • Mirko DondiniDaniele ManganoGiuseppe Falconeri
    • G06F13/28
    • G06F13/28
    • A communication system is arranged to interface a plurality of transmission circuits with an interconnection network. Each transmission circuit generates read requests and/or write requests. The communication system includes a first circuit that operates independently of the communication protocol of the interconnection network. In particular, the first circuit includes, a) for each transmission circuit a communication interface configured for receiving the read requests and/or write requests from the respective transmission circuit, b) a segmentation circuit configured for dividing, i.e., segmenting, the read requests and/or write requests received from the transmission circuits into transfer segments, and c) an interleaving circuit configured for generating, via an operation of interleaving of the transfer segments, a series of segments. The communication system also includes a second circuit configured for converting the transfer segments of the series of segments into data packets according to the protocol of the interconnection network and for transmitting the data packets to the interconnection network.
    • 通信系统被布置为将多个传输电路与互连网络接口。 每个传输电路产生读请求和/或写请求。 通信系统包括独立于互连网络的通信协议操作的第一电路。 特别地,第一电路包括:a)对于每个传输电路,配置用于从各个传输电路接收读取请求和/或写入请求的通信接口,b)分配电路,被配置为将读取请求 和/或将从所述传输电路接收的请求写入传输段,以及c)被配置为经由所述传送段的交织操作生成一系列段的交织电路。 通信系统还包括第二电路,其被配置为根据互连网络的协议将一系列段的传输段转换成数据包,并将数据包发送到互连网络。
    • 10. 发明申请
    • COMMUNICATION INTERFACE FOR INTERFACING A TRANSMISSION CIRCUIT WITH AN INTERCONNECTION NETWORK, AND CORRESPONDING SYSTEM AND INTEGRATED CIRCUIT
    • 用于连接具有互连网络的传输电路的通信接口以及相关系统和集成电路
    • US20150370734A1
    • 2015-12-24
    • US14841522
    • 2015-08-31
    • STMicroelectronics S.R.L.
    • Daniele ManganoMirko DondiniSalvatore Pisasale
    • G06F13/28G06F3/06
    • G06F13/28G06F3/0619G06F3/0655G06F3/067G06F13/4059G06F2213/0038
    • A communication interface couples a transmission circuit with an interconnection network. The transmission circuit requests transmission of a predetermined amount of data. The communication interface receives data segments from the transmission circuit, stores the data segments in a memory, and verifies whether the memory contains the predetermined amount of data. In the case where the memory contains the predetermined amount of data, the communication interface starts transmission of the data stored in the memory. Alternatively, in the case where the memory contains an amount of data less than the predetermined amount of data, the communication interface determines a parameter that identifies the time that has elapsed since the transmission request or the first datum was received from the aforesaid transmission circuit, and verifies whether the time elapsed exceeds a time threshold. In the case where the time elapsed exceeds the time threshold, the communication interface starts transmission of the data stored in the memory.
    • 通信接口将传输电路与互连网络耦合。 发送电路请求发送预定量的数据。 通信接口从发送电路接收数据段,将数据段存储在存储器中,并且验证存储器是否包含预定量的数据。 在存储器包含预定量的数据的情况下,通信接口开始存储在存储器中的数据的发送。 或者,在存储器包含小于预定数据量的数据量的情况下,通信接口确定从上述发送电路接收到从发送请求或第一基准开始经过的时间的参数, 并验证所经过的时间是否超过时间阈值。 在经过时间超过时间阈值的情况下,通信接口开始存储在存储器中的数据的发送。