会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • METHOD AND AN APPARATUS FOR EVALUATING SMALL DELAY DEFECT COVERAGE OF A TEST PATTERN SET ON AN IC
    • 用于评估IC上测试图案的小延迟缺陷覆盖的方法和装置
    • US20100262394A1
    • 2010-10-14
    • US12421481
    • 2009-04-09
    • Narendra B. Devta-PrasannaSandeep Kumar Goel
    • Narendra B. Devta-PrasannaSandeep Kumar Goel
    • G06F19/00G01R29/00
    • G01R31/31835
    • A method and an apparatus for evaluating SDDC of a test pattern set are disclosed. In one embodiment, the method includes: (1) selecting a transition fault of an IC detected by a test pattern set, the transition fault occurring at a fault site of the IC, (2) identifying path delays of a longest testable path and a longest tested path of the IC, wherein both the longest testable path and the longest tested path include the fault site, (3) determining a SDD detection probability for both the longest testable path and the longest tested path based on a probability that a SDD will be detected if present at the fault site and (4) calculating SDDC for the transition fault by dividing the SDD detection probability of the longest tested path by the SDD detection probability of the longest testable path.
    • 公开了一种用于评估测试图案组的SDDC的方法和装置。 在一个实施例中,该方法包括:(1)选择由测试模式组检测到的IC的转换故障,在IC的故障位置发生的转换故障,(2)识别最长可测试路径的路径延迟和 IC的最长测试路径,其中最长可测试路径和最长测试路径都包括故障位置,(3)基于SDD将会发生的概率来确定最长可测试路径和最长测试路径的SDD检测概率 (4)通过将最长测试路径的SDD检测概率除以最长可测试路径的SDD检测概率,计算出转换故障的SDDC。
    • 4. 发明授权
    • Method and an apparatus for evaluating small delay defect coverage of a test pattern set on an IC
    • 用于评估在IC上设置的测试图案的小延迟缺陷覆盖的方法和装置
    • US08515695B2
    • 2013-08-20
    • US12421481
    • 2009-04-09
    • Narendra B. Devta-PrasannaSandeep Kumar Goel
    • Narendra B. Devta-PrasannaSandeep Kumar Goel
    • G01R31/3181
    • G01R31/31835
    • A method and an apparatus for evaluating SDDC of a test pattern set are disclosed. In one embodiment, the method includes: (1) selecting a transition fault of an IC detected by a test pattern set, the transition fault occurring at a fault site of the IC, (2) identifying path delays of a longest testable path and a longest tested path of the IC, wherein both the longest testable path and the longest tested path include the fault site, (3) determining a SDD detection probability for both the longest testable path and the longest tested path based on a probability that a SDD will be detected if present at the fault site and (4) calculating SDDC for the transition fault by dividing the SDD detection probability of the longest tested path by the SDD detection probability of the longest testable path.
    • 公开了一种用于评估测试图案组的SDDC的方法和装置。 在一个实施例中,该方法包括:(1)选择由测试模式组检测到的IC的转换故障,在IC的故障位置发生的转换故障,(2)识别最长可测试路径的路径延迟和 IC的最长测试路径,其中最长可测试路径和最长测试路径都包括故障位置,(3)基于SDD将会发生的概率来确定最长可测试路径和最长测试路径的SDD检测概率 (4)通过将最长测试路径的SDD检测概率除以最长可测试路径的SDD检测概率,计算出转换故障的SDDC。
    • 7. 发明授权
    • Design-for-test technique to reduce test volume including a clock gate controller
    • 设计测试技术,以减少测试体积,包括时钟门控制器
    • US08412994B2
    • 2013-04-02
    • US12885153
    • 2010-09-17
    • Narendra B. Devta-Prasanna
    • Narendra B. Devta-Prasanna
    • G01R31/28
    • G01R31/318594G01R31/318544
    • Clock control circuitry for an integrated circuit, a method of testing an integrated circuit having a clock gate, an integrated circuit and a library of cells including the clock control circuitry are provided. In one embodiment, the integrated circuit includes: (1) a clock gate configured to apply a clock signal to at least a first scan chain of the integrated circuit, (2) combinational logic coupled to an input of the clock gate and (3) Design-for-Test logic located external to the combinational logic and coupled to the clock gate and a first cell of a second scan chain of the integrated circuit, the Design-for-Test logic configured to control operation of the clock gate based on a logic value of the first cell.
    • 提供了集成电路的时钟控制电路,测试具有时钟门的集成电路的方法,集成电路和包括时钟控制电路的单元库。 在一个实施例中,集成电路包括:(1)时钟门,被配置为将时钟信号施加到集成电路的至少第一扫描链,(2)耦合到时钟门的输入的组合逻辑,以及(3) 设计测试逻辑,位于组合逻辑的外部,并耦合到时钟门和集成电路的第二扫描链的第一单元,该被测设计设计逻辑被配置为基于 第一个单元格的逻辑值。
    • 8. 发明申请
    • DESIGN-FOR-TEST TECHNIQUE TO REDUCE TEST VOLUME INCLUDING A CLOCK GATE CONTROLLER
    • 降低测试音量的设计测试技术,包括时钟控制器
    • US20120072797A1
    • 2012-03-22
    • US12885153
    • 2010-09-17
    • Narendra B. Devta-Prasanna
    • Narendra B. Devta-Prasanna
    • G01R31/3177G06F11/25
    • G01R31/318594G01R31/318544
    • Clock control circuitry for an integrated circuit, a method of testing an integrated circuit having a clock gate, an integrated circuit and a library of cells including the clock control circuitry are provided. In one embodiment, the integrated circuit includes: (1) a clock gate configured to apply a clock signal to at least a first scan chain of the integrated circuit, (2) combinational logic coupled to an input of the clock gate and (3) Design-for-Test logic located external to the combinational logic and coupled to the clock gate and a first cell of a second scan chain of the integrated circuit, the Design-for-Test logic configured to control operation of the clock gate based on a logic value of the first cell.
    • 提供了集成电路的时钟控制电路,测试具有时钟门的集成电路的方法,集成电路和包括时钟控制电路的单元库。 在一个实施例中,集成电路包括:(1)时钟门,被配置为将时钟信号施加到集成电路的至少第一扫描链,(2)耦合到时钟门的输入的组合逻辑,以及(3) 设计测试逻辑,位于组合逻辑的外部,并耦合到时钟门和集成电路的第二扫描链的第一单元,该被测设计设计逻辑被配置为基于 第一个单元格的逻辑值。