会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • PADDLE CARD AND PLUG-CABLE ASSEMBLY
    • 垫片和插头组件
    • US20170062991A1
    • 2017-03-02
    • US15092616
    • 2016-04-07
    • VIA Technologies, Inc.
    • Sheng-Yuan Lee
    • H01R13/6591H01R24/28
    • H01R13/6591H01R13/6585H01R13/6658H05K1/0225H05K1/0245H05K1/025H05K1/117H05K2201/09309
    • A paddle card includes a circuit board, a pad group and ground planes. The circuit board has an upper surface and a lower surface opposite to each other. The pad group is adapted to connect wires of a cable or terminals of a plug, and includes a pair of upper differential pads on the upper surface and a pair of lower differential pads on the lower surface. The pair of upper differential pads and the pair of lower differential pads are corresponding to each other respectively and configured up and down. The ground planes are spaced at intervals between the upper surface and the lower surface. The ground plane below the pair of upper differential pads has an opening corresponding thereto. A portion of the at least one ground plane between the pair of upper differential pads and the pair of lower differential pads is solid as a shield.
    • 桨卡包括电路板,焊盘组和接地层。 电路板具有彼此相对的上表面和下表面。 焊盘组适于连接电缆或插头的端子的导线,并且在上表面上包括一对上差分焊盘和下表面上的一对下差分焊盘。 一对上差速器垫和一对下差速器垫分别彼此对应并配置为上下。 接地平面在上表面和下表面之间间隔开。 一对上差速器垫下方的接地平面具有对应的开口。 一对上差速器垫和一对下差速器垫之间的至少一个接地平面的一部分是实心的屏蔽。
    • 6. 发明申请
    • PIN ARRANGEMENT AND ELECTRONIC ASSEMBLY
    • PIN安排和电子总成
    • US20160079694A1
    • 2016-03-17
    • US14551094
    • 2014-11-24
    • VIA Technologies, Inc.
    • Sheng-Yuan Lee
    • H01R12/77
    • H01R12/771H01R13/6471H01R13/6473H05K1/025H05K1/117H05K1/118H05K1/147H05K2201/09781H05K2201/10189
    • A pin arrangement adapted to a FPC connector is provided. The pin arrangement includes a pin lane. The pin lane includes a pair of ground pins, a pair of differential pins and at least one not-connected (NC) pin. The differential pins are located between the pair of ground pins. The at least one NC pin is located between the pair of differential pins or between one of the pair of ground pins and one of the pair of differential pins adjacent thereto. By adding the at least one NC pin between the pair of differential pins and/or between the differential pin and the ground pin adjacent thereto, a distance between each of the pair of the differential pins and/or between the differential pin and the ground pin is increased, and thus a differential characteristic impedance of the pair of differential pins is raised to reduce the impact of impedance mismatch.
    • 提供一种适于FPC连接器的插脚布置。 引脚布置包括引脚通道。 引脚通道包括一对接地引脚,一对差分引脚和至少一个未连接(NC)引脚。 差分引脚位于一对接地引脚之间。 所述至少一个NC销位于所述一对差动销之间,或位于所述一对接地引脚中的一个与所述一对接地引脚中的一个与其相邻的所述一对差动引脚之一中。 通过在所述一对差动引脚之间和/或差分引脚和与其相邻的接地引脚之间增加至少一个NC引脚,所述一对差动引脚和/或差分引脚与接地引脚之间的距离 因此增加了一对差分引脚的差分特性阻抗,以减少阻抗失配的影响。
    • 9. 发明授权
    • Semiconductor device having inductor
    • 具有电感器的半导体器件
    • US09583555B2
    • 2017-02-28
    • US14813510
    • 2015-07-30
    • VIA TECHNOLOGIES, INC.
    • Sheng-Yuan Lee
    • H01L23/522H01L49/02H01L27/02
    • H01L28/10H01L23/5227H01L27/0248H01L2924/0002H01L2924/00
    • A semiconductor device including a first insulating layer and a second insulating layer sequentially disposed on a substrate having a center region. The semiconductor device includes a first winding portion and a second winding portion disposed in the second insulating layer and surrounding the center region A second conductive line and a third conductive line are arranged from the inside to the outside. In addition, each of the first, second and third conductive lines has a first end and a second end. The semiconductor device also includes a coupling portion disposed in the first and second insulating layers between the first and second winding portions, and having a first pair of connection layers cross-connecting the second ends of the first and second conductive lines, and a second pair of connection layers cross-connecting the first ends of the second and third conductive lines.
    • 一种半导体器件,包括顺序地设置在具有中心区域的衬底上的第一绝缘层和第二绝缘层。 半导体器件包括设置在第二绝缘层中并围绕中心区域的第一绕组部分和第二绕组部分,从内向外布置第二导线和第三导线。 此外,第一,第二和第三导线中的每一个具有第一端和第二端。 该半导体器件还包括一个耦合部分,设置在第一和第二绕组部分之间的第一和第二绝缘层中,并具有交叉连接第一和第二导线的第二端的第一对连接层,以及第二对 的连接层交叉连接第二和第三导线的第一端。
    • 10. 发明授权
    • Pin arrangement and electronic assembly
    • 引脚布置和电子组装
    • US09444165B2
    • 2016-09-13
    • US14551094
    • 2014-11-24
    • VIA Technologies, Inc.
    • Sheng-Yuan Lee
    • H01R12/00H01R12/77H05K1/02H05K1/14H01R13/6473H01R13/6471H05K1/11
    • H01R12/771H01R13/6471H01R13/6473H05K1/025H05K1/117H05K1/118H05K1/147H05K2201/09781H05K2201/10189
    • A pin arrangement adapted to a FPC connector is provided. The pin arrangement includes a pin lane. The pin lane includes a pair of ground pins, a pair of differential pins and at least one not-connected (NC) pin. The differential pins are located between the pair of ground pins. The at least one NC pin is located between the pair of differential pins or between one of the pair of ground pins and one of the pair of differential pins adjacent thereto. By adding the at least one NC pin between the pair of differential pins and/or between the differential pin and the ground pin adjacent thereto, a distance between each of the pair of the differential pins and/or between the differential pin and the ground pin is increased, and thus a differential characteristic impedance of the pair of differential pins is raised to reduce the impact of impedance mismatch.
    • 提供一种适于FPC连接器的插脚布置。 引脚布置包括引脚通道。 引脚通道包括一对接地引脚,一对差分引脚和至少一个未连接(NC)引脚。 差分引脚位于一对接地引脚之间。 所述至少一个NC销位于所述一对差动销之间,或位于所述一对接地引脚中的一个与所述一对接地引脚中的一个与其相邻的所述一对差动引脚之一中。 通过在所述一对差动引脚之间和/或差分引脚和与其相邻的接地引脚之间增加至少一个NC引脚,所述一对差动引脚和/或差分引脚与接地引脚之间的距离 因此增加了一对差分引脚的差分特性阻抗,以减少阻抗失配的影响。