会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • ANTIFUSE ELEMENT UTILIZING NON-PLANAR TOPOLOGY
    • 使用非平面拓扑学的抗体元件
    • US20130270559A1
    • 2013-10-17
    • US13976087
    • 2011-10-18
    • Walid M. HafezChia-Hong JanCurtis TsaiJoodong ParkJeng-Ya D. Yeh
    • Walid M. HafezChia-Hong JanCurtis TsaiJoodong ParkJeng-Ya D. Yeh
    • H01L27/112
    • H01L27/11206H01L21/823821H01L23/5252H01L27/0924H01L29/7853H01L2924/0002H01L2924/00
    • Techniques for providing non-volatile antifuse memory elements and other antifuse links are disclosed herein. In sonic embodiments, the antifuse memory elements are configured with non-planar topology such as FinFET topology. In some such embodiments, the fin topology can be manipulated and used to effectively promote lower breakdown voltage transistors, by creating enhanced-emission sites which are suitable for use in lower voltage non-volatile antifuse memory elements. In one example embodiment, a semiconductor antifuse device is provided that includes a non-planar diffusion area having a fin configured with a tapered portion, a dielectric isolation layer on the fin including the tapered portion, and a gate material on the dielectric isolation layer. The tapered portion of the fin may be formed, for instance, by oxidation, etching, and/or ablation, and in some cases includes a base region and a thinned region, and the thinned region is at least 50% thinner than the base region.
    • 本文公开了用于提供非易失性反熔丝存储元件和其它反熔丝链路的技术。 在声音实施例中,反熔丝存储器元件被配置为具有诸如FinFET拓扑的非平面拓扑。 在一些这样的实施例中,可以通过产生适合用于较低电压非易失性反熔丝存储器元件的增强发射位点来操纵翅片拓扑并用于有效地促进较低击穿电压晶体管。 在一个示例实施例中,提供了一种半导体反熔丝装置,其包括具有锥形部分的翅片的非平面扩散区域,在包括锥形部分的鳍片上的介电隔离层和介电隔离层上的栅极材料。 翅片的锥形部分可以例如通过氧化,蚀刻和/或烧蚀形成,并且在一些情况下包括基底区域和变薄区域,并且变薄区域比基底区域薄至少50% 。
    • 8. 发明授权
    • Antifuse element utilizing non-planar topology
    • 使用非平面拓扑结构的消毒元件
    • US09159734B2
    • 2015-10-13
    • US13976087
    • 2011-10-18
    • Walid M. HafezChia-Hong JanCurtis TsaiJoodong ParkJeng-Ya D. Yeh
    • Walid M. HafezChia-Hong JanCurtis TsaiJoodong ParkJeng-Ya D. Yeh
    • H01L29/00H01L29/76H01L29/94H01L27/112H01L23/525H01L21/8238H01L27/092H01L29/78
    • H01L27/11206H01L21/823821H01L23/5252H01L27/0924H01L29/7853H01L2924/0002H01L2924/00
    • Techniques for providing non-volatile antifuse memory elements and other antifuse links are disclosed herein. In some embodiments, the antifuse memory elements are configured with non-planar topology such as FinFET topology. In some such embodiments, the fin topology can be manipulated and used to effectively promote lower breakdown voltage transistors, by creating enhanced-emission sites which are suitable for use in lower voltage non-volatile antifuse memory elements. In one example embodiment, a semiconductor antifuse device is provided that includes a non-planar diffusion area having a fin configured with a tapered portion, a dielectric isolation layer on the fin including the tapered portion, and a gate material on the dielectric isolation layer. The tapered portion of the fin may be formed, for instance, by oxidation, etching, and/or ablation, and in some cases includes a base region and a thinned region, and the thinned region is at least 50% thinner than the base region.
    • 本文公开了用于提供非易失性反熔丝存储元件和其它反熔丝链路的技术。 在一些实施例中,反熔丝存储器元件被配置为非平面拓扑,例如FinFET拓扑。 在一些这样的实施例中,可以通过产生适合用于较低电压非易失性反熔丝存储器元件的增强发射位点来操纵翅片拓扑并用于有效地促进较低击穿电压晶体管。 在一个示例实施例中,提供了一种半导体反熔丝装置,其包括具有锥形部分的翅片的非平面扩散区域,在包括锥形部分的鳍片上的介电隔离层和介电隔离层上的栅极材料。 翅片的锥形部分可以例如通过氧化,蚀刻和/或烧蚀形成,并且在一些情况下包括基底区域和变薄区域,并且变薄区域比基底区域薄至少50% 。
    • 9. 发明申请
    • TRANSISTOR ARCHITECTURE HAVING EXTENDED RECESSED SPACER AND SOURCE/DRAIN REGIONS AND METHOD OF MAKING SAME
    • 具有延伸的间隔器和源/排水区域的晶体管结构及其制造方法
    • US20140291737A1
    • 2014-10-02
    • US13995717
    • 2013-03-29
    • Walid M. HafezJoodong ParkJeng-Ya D. YehChia-Hong JanCurtis Tsai
    • Walid M. HafezJoodong ParkJeng-Ya D. YehChia-Hong JanCurtis Tsai
    • H01L29/78H01L29/66
    • H01L29/785H01L29/66477H01L29/66795H01L29/78
    • Techniques are disclosed for forming transistor architectures having extended recessed spacer and source/drain (S/D) regions. In some embodiments, a recess can be formed, for example, in the top of a fin of a fin-based field-effect transistor (finFET), such that the recess allows for forming extended recessed spacers and S/D regions in the finFET that are adjacent to the gate stack. In some instances, this configuration provides a higher resistance path in the top of the fin, which can reduce gate-induced drain leakage (GIDL) in the finFET. In some embodiments, precise tuning of the onset of GIDL can be provided. Some embodiments may provide a reduction in junction leakage (Lb) and a simultaneous increase in threshold voltage (VT). The disclosed techniques can be implemented with planar and non-planar fin-based architectures and can be used in standard metal-oxide-semiconductor (MOS) and complementary MOS (CMOS) process flows, in some embodiments.
    • 公开了用于形成具有延伸的凹入间隔物和源极/漏极(S / D)区域的晶体管架构的技术。 在一些实施例中,可以例如在鳍式场效应晶体管(finFET)的鳍的顶部形成凹部,使得凹部允许在鳍状物FET中形成延伸的凹入的间隔物和S / D区域 它们与栅极堆叠相邻。 在一些情况下,该配置在鳍的顶部提供更高的电阻路径,这可以减少finFET中的栅极引起的漏极泄漏(GIDL)。 在一些实施例中,可以提供GIDL的开始的精确调整。 一些实施例可以提供结漏电(Lb)的降低和阈值电压(VT)的同时增加。 所公开的技术可以用平面和非平面鳍状结构来实现,并且在一些实施例中可以用于标准金属氧化物半导体(MOS)和互补MOS(CMOS)工艺流程中。