会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • DATA RATE AND PVT ADAPTATION WITH PROGRAMMABLE BIAS CONTROL IN A SERDES RECEIVER
    • 数据速率和PVT适应与可编程偏移控制在服务器接收器
    • US20160142233A1
    • 2016-05-19
    • US14541345
    • 2014-11-14
    • LSI Corporation
    • Mohammad S. MobinWeiwei MaoBrett D. Hardy
    • H04L27/01H04L7/00
    • H04L7/0079H03G3/3078H04L25/0298H04L25/03878
    • Described embodiments provide for, in a SerDes device, an adaptation process that adjusts data path gain through programmable-bias based on process, voltage, temperature (PVT) and data rate changes. Such adaptation process extends bias current dynamic range, and low frequency gain can be programmed to a desired target range of values for a given variable gain amplifier (VGA) setting at any PVT and data rate corner. A receive (RX) data path structure auto-adapts data path gain through programmable bias based on sensed PVT and data rate changes. The low frequency attenuation/gain range is extended, and can be programmed to a desirable targeted range by a SerDes device RX adaptive process for a given VGA and linear equalizer (LEQ) setting at any given PVT and data rate condition.
    • 描述的实施例在SerDes设备中提供了一种通过基于过程,电压,温度(PVT)和数据速率变化的可编程偏置来调整数据路径增益的自适应过程。 这种适应过程扩展了偏置电流动态范围,低频增益可编程为任何PVT和数据速率角下的给定可变增益放大器(VGA)设置的期望目标值范围。 接收(RX)数据路径结构通过基于感测的PVT和数据速率变化的可编程偏置来自适应数据路径增益。 低频衰减/增益范围扩展,并且可以通过在任何给定的PVT和数据速率条件下的给定VGA和线性均衡器(LEQ)设置的SerDes设备RX自适应处理来编程到期望的目标范围。
    • 6. 发明申请
    • MULTIPLEXED SYNCHRONOUS SERIAL PORT COMMUNICATION WITH SKEW CONTROL FOR STORAGE DEVICE
    • 用于存储设备的多路同步串行通信
    • US20150318030A1
    • 2015-11-05
    • US14267344
    • 2014-05-01
    • LSI Corporation
    • Ross S. WilsonDavid W. KellyDaniel J. DolanRichard Rauschmayer
    • G11C7/10
    • G06F3/06G06F13/4273G11C7/1072
    • A method is provided, for example, to implement multiplexed communication between a controller and a preamplifier in a storage device. For example, multiplexed communication is implemented by controlling a bidirectional serial data line of a digital bus to selectively transmit digital signals in either a first direction from the controller to the preamplifier or a second direction from the preamplifier to the controller, in response to a direction control signal, and concurrently transmitting a synchronous clock signal over a clock signal line of the digital bus from the controller to the preamplifier to synchronize transfer and processing of the digital signals transmitted on the bidirectional serial data line of the digital bus. The direction control signal is transmitted from the controller to the preamplifier on one of the bidirectional serial data line and the clock signal line of the digital bus.
    • 例如,提供了一种在存储设备中实现控制器与前置放大器之间的多路复用通信的方法。 例如,通过控制数字总线的双向串行数据线来实现多路复用通信,以响应于方向选择性地将从控制器的第一方向到前置放大器的数字信号或从前置放大器到控制器的第二方向 控制信号,同时通过数字总线的时钟信号线从控制器向前置放大器发送同步时钟信号,以同步数字总线双向串行数据线上发送的数字信号的传送和处理。 方向控制信号在双向串行数据线和数字总线的时钟信号线之一上从控制器发送到前置放大器。
    • 8. 发明申请
    • DATA SCRAMBLING INITIALIZATION
    • 数据扫描初始化
    • US20150312037A1
    • 2015-10-29
    • US14267653
    • 2014-05-01
    • LSI Corporation
    • Harvey J Newman
    • H04L9/08G06F13/42
    • H04L9/0869G09C1/00H04L9/065H04L9/12H04L2209/34
    • Systems and methods for improved synchronization between a transmit device and a receive device in a communication system. In one embodiment, an apparatus for transmitting bits of data over a link includes a scrambler to scramble data and circuitry configured to insert the scrambled data into frames and to transmit the frames in data blocks over the link. The apparatus also includes an initialization module configured to generate an unscrambled pseudo-random sequence. The circuitry is further configured to periodically insert the unscrambled pseudo-random sequence into a frame, to initialize the scrambler to a starting point based on the insertion of the unscrambled pseudo-random sequence into the frame, and to transmit the frame in a data block over the link.
    • 用于改善通信系统中发射设备和接收设备之间的同步的系统和方法。 在一个实施例中,用于通过链路发送数据位的装置包括扰频器,用于加扰数据和被配置为将加扰的数据插入到帧中并且通过链路在数据块中发送帧的电路。 该装置还包括被配置为生成未加扰的伪随机序列的初始化模块。 电路还被配置为将未加扰的伪随机序列周期性地插入到帧中,以便基于将未加扰的伪随机序列插入到帧中来将扰频器初始化为起始点,并且将数据块中的帧发送到数据块 在链接上。
    • 10. 发明申请
    • ONLINE HISTOGRAM AND SOFT INFORMATION LEARNING
    • 在线学习和软件信息学习
    • US20150294739A1
    • 2015-10-15
    • US14249714
    • 2014-04-10
    • LSI Corporation
    • Yu CaiZhengang ChenYunxiang WuErich F. Haratsch
    • G11C29/50G06F11/10G06F11/07G11C29/44
    • G11C16/349G06F11/1012G11C11/5642G11C29/021G11C29/028G11C29/42G11C2029/0411
    • A system includes a processor configured to read information from a plurality of memory cells. The processor initiates a first read of raw data from a group of memory cells using a first reference voltage. The processor also initiates a second read of raw data from the group of memory cells using a second reference voltage different from the first reference voltage. The processor further compares the first read to the second read to identify memory cells read with a bit value that changes between the first and second reads. The processor also assigns the memory cells read with a bit value that changes between the first and second reads to a region associated with the second reference voltage. The processor further counts the number of cells read with a bit value that changes to generate a histogram corresponding to soft information for the group of memory cells.
    • 系统包括被配置为从多个存储单元读取信息的处理器。 处理器使用第一参考电压启动来自一组存储器单元的原始数据的第一次读取。 处理器还使用不同于第一参考电压的第二参考电压来启动来自存储器单元组的原始数据的第二次读取。 处理器进一步将第一次读取与第二次读取进行比较,以识别用第一次读取和第二次读取之间改变的位值读取的存储器单元。 处理器还将读取的存储器单元分配为在第一和第二读取之间变化到与第二参考电压相关联的区域的位值。 处理器进一步用改变的位值对读取的单元的数量进行计数,以产生对应于该组存储器单元的软信息的直方图。