会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 9. 发明授权
    • Memory system and method for controlling nonvolatile memory
    • 用于控制非易失性存储器的存储器系统和方法
    • US09043538B1
    • 2015-05-26
    • US14311221
    • 2014-06-20
    • Nationz Technologies Inc.
    • Juan LiuFengqin ZhouMingxiang Zi
    • G06F12/00G06F12/02G06F12/08
    • G06F12/0802G06F12/0804G06F2212/202G06F2212/2515
    • A memory system comprises a master control module, a memory control module, a nonvolatile memory and a cache, wherein the memory control module is connected with the master control module, the nonvolatile memory and the cache are respectively connected with the memory control module; and the memory control module is configured to, when the master control module sends a write command for the nonvolatile memory, store data to be written in the nonvolatile memory in the cache according to the write command, and release the cache used for storing the data to be written in the nonvolatile memory after finish of the write operation to the nonvolatile memory.
    • 存储器系统包括主控制模块,存储器控制模块,非易失性存储器和高速缓冲存储器,其中存储器控制模块与主控模块连接,非易失性存储器和高速缓存分别与存储器控制模块连接; 并且所述存储器控制模块被配置为当所述主控制模块发送用于所述非易失性存储器的写入命令时,根据所述写入命令将要写入所述非易失性存储器的数据存储在所述高速缓存器中,并释放用于存储所述数据的所述高速缓存器 在写入操作完成之后被写入非易失性存储器中。
    • 10. 发明授权
    • Hierarchical memory addressing
    • 分层存储器寻址
    • US08982140B2
    • 2015-03-17
    • US13241745
    • 2011-09-23
    • William James Dally
    • William James Dally
    • G06F13/28G06F15/16G06F12/02G06F12/08
    • G06F12/0284G06F12/08G06F12/0811G06F2212/251G06F2212/2515G06F2212/253G06F2212/302G06F2213/0038
    • One embodiment of the present invention sets forth a technique for addressing data in a hierarchical graphics processing unit cluster. A hierarchical address is constructed based on the location of a storage circuit where a target unit of data resides. The hierarchical address comprises a level field indicating a hierarchical level for the unit of data and a node identifier that indicates which GPU within the GPU cluster currently stores the unit of data. The hierarchical address may further comprise one or more identifiers that indicate which storage circuit in a particular hierarchical level currently stores the unit of data. The hierarchical address is constructed and interpreted based on the level field. The technique advantageously enables programs executing within the GPU cluster to efficiently access data residing in other GPUs using the hierarchical address.
    • 本发明的一个实施例提出了一种用于在分层图形处理单元簇中寻址数据的技术。 基于目标数据单元所在的存储电路的位置构建分层地址。 分层地址包括指示数据单元的层次级别的级别字段和指示GPU簇内的GPU当前存储数据单元的节点标识符。 分层地址还可以包括一个或多个标识符,其指示特定层级中的哪个存储电路当前存储数据单元。 层次结构地址是基于层次域构建和解释的。 该技术有利地使得在GPU集群内执行的程序能够使用分层地址高效地访问驻留在其它GPU中的数据。