会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明授权
    • Decision feedback equalizer
    • 决策反馈均衡器
    • US09148316B2
    • 2015-09-29
    • US13937925
    • 2013-07-09
    • TEXAS INSTRUMENTS INCORPORATED
    • Tonmoy Shanker Mukherjee
    • H04B1/38H04L5/16H04L27/10H04L27/18H04L25/03
    • H04L25/03057H04L25/03878H04L2025/0349H04L2025/03617
    • A decision feedback equalizer (DFE) circuit includes a first equalization path and a second equalization path. Each equalization path includes a summing node, a first latch, a second latch, a first feedback path, and a second feedback path. The first latch is configured to latch data received from the summing node. The second latch is configured to latch data received from the first latch. The first feedback path is configured to receive data from the second latch and to provide data to the summing node of the equalization path. The second feedback path is configured to receive data from the first latch and to provide data to the summing node of the other equalization path. The second feedback path provides up to a symbol interval for propagation of data between the summing nodes.
    • 判决反馈均衡器(DFE)电路包括第一均衡路径和第二均衡路径。 每个均衡路径包括求和节点,第一锁存器,第二锁存器,第一反馈路径和第二反馈路径。 第一锁存器被配置为锁存从求和节点接收到的数据。 第二锁存器被配置为锁存从第一锁存器接收到的数据。 第一反馈路径被配置为从第二锁存器接收数据并且向均衡路径的求和节点提供数据。 第二反馈路径被配置为从第一锁存器接收数据并且向另一个均衡路径的求和节点提供数据。 第二反馈路径提供达到在求和节点之间的数据传播的符号间隔。
    • 10. 发明申请
    • EDGE BASED PARTIAL RESPONSE EQUALIZATION
    • 基于边缘部分响应均衡
    • US20140016692A1
    • 2014-01-16
    • US13932561
    • 2013-07-01
    • Rambus Inc.
    • Brian S. LeibowitzHae-Chang LeeJihong RenRuwan Ratnayake
    • H04L25/03
    • H04L25/03057G06F13/38H04L25/03019H04L25/0307H04L2025/03369H04L2025/03617
    • A device implements data reception with edge-based partial response decision feedback equalization. In an example embodiment, the device implements a tap weight adapter circuit that sets the tap weights that are used for adjustment of a received data signal. The tap weight adapter circuit sets the tap weights based on previously determined data values and input from an edge analysis of the received data signal using a set of edge samplers. The edge analysis may include adjusting the sampled data signal by the tap weights determined by the tap weight adapter circuit. A clock generation circuit generates an edge clock signal to control the edge sampling performed by the set of edge samplers. The edge clock signal may be generated as a function of the signals of the edge samplers and prior data values determined by the equalizer.
    • 设备实现基于边缘的部分响应判决反馈均衡的数据接收。 在一个示例性实施例中,该设备实现一个抽头权重适配器电路,其设置用于调整接收到的数据信号的抽头权重。 抽头重量适配器电路基于先前确定的数据值设置抽头权重,并使用一组边缘采样器从接收数据信号的边缘分析输入。 边缘分析可以包括通过由抽头权重适配器电路确定的抽头权重来调整采样的数据信号。 时钟发生电路产生边沿时钟信号,以控制由边缘采样器组执行的边缘采样。 可以根据边缘采样器的信号和由均衡器确定的先前数据值来生成边沿时钟信号。