会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Error detector circuit for indication of low supply voltage
    • 用于指示低电源电压的误差检测器电路
    • US5341038A
    • 1994-08-23
    • US825977
    • 1992-01-27
    • William E. Headen, Jr.
    • William E. Headen, Jr.
    • H03K5/24H03K17/30H03K3/33
    • H03K17/30H03K5/2409
    • An error detection circuit having an output transistor of one conductivity type and a sense transistor and error detector transistor of an opposite conductivity type. An input voltage is provided at the collector of the output transistor and an output voltage is taken from the emitter of the output transistor. An emitter of the sense transistor is connected to the input voltage and the collector of the sense transistor is connected to the base of the output transistor. An emitter of the error detector transistor is connected to the collector of the sense transistor and a base of the error detector transistor is connected to the base of the sense transistor. The error detector transistor conducts when the sense transistor saturates indicating that the input voltage and output voltage have come within a predetermined voltage of one another.
    • 具有一种导电类型的输出晶体管和一种相反导电类型的检测晶体管和误差检测器晶体管的误差检测电路。 在输出晶体管的集电极处提供输入电压,并且从输出晶体管的发射极获取输出电压。 感测晶体管的发射极连接到输入电压,并且感测晶体管的集电极连接到输出晶体管的基极。 误差检测器晶体管的发射极连接到感测晶体管的集电极,并且误差检测器晶体管的基极连接到感测晶体管的基极。 当感测晶体管饱和时,误差检测器晶体管导通,表示输入电压和输出电压已经达到彼此的预定电压。
    • 2. 发明授权
    • Speed-up circuit for transistor logic output device
    • 晶体管逻辑输出装置的加速电路
    • US4794281A
    • 1988-12-27
    • US822083
    • 1986-01-24
    • Keith K. OnoderaAlex B. Djenguerian
    • Keith K. OnoderaAlex B. Djenguerian
    • H03K19/00H03K19/013H03K19/088H03K3/33H03K5/13H03K17/16
    • H03K19/001H03K19/0136
    • A totem-pole transistor circuit in the output stage of a logic device includes, in the base circuit of the current sink transistor, a discharge transistor responsive to each transition of a circuit input signal for discharging the parasitic base capacitance of the sink transistor, and a circuit for delaying the delivery of the input signal to the discharge transistor. The delay results in postponing the transition of the discharge transistor from one operational state to another. This causes the transitions of the discharge transistor to lag the transitions of the totem-pole pair which occur simultaneously with input signal changes. Thus, the discharge transistor is held on for a period of time sufficient to discharge the parasitic capacitance when the current-sink transistor turns off. This speeds up the turn-off of the sink transistor. After the period elapses, the discharge transistor turns off. Then, when base current is supplied to the current-sink transistor to turn it on, the discharge transistor is held off for an amount of time during which all of the base current is provided to the current-sink transistor, causing it to be quickly switched on. Then the discharge transistor is turned on, permitting it to discharge the parasitic capacitance of the current-sink transistor at the next input signal transition.
    • 在逻辑器件的输出级中的图腾柱晶体管电路包括在电流吸收晶体管的基极电路中,对放电晶体管的寄生基极电容进行放电的电路输入信号的每个转变进行响应的放电晶体管,以及 用于延迟将输入信号传送到放电晶体管的电路。 延迟导致放电晶体管从一个操作状态转变到另一个操作状态。 这导致放电晶体管的转变滞后于与输入信号变化同时发生的图腾柱对的转变。 因此,放电晶体管保持导通一段时间,足以在导通晶体管截止时对寄生电容进行放电。 这将加速接收晶体管的关断。 经过一段时间后,放电晶体管截止。 然后,当将基极电流提供给电流沉降晶体管以使其导通时,放电晶体管被截止一段时间,在该时间期间,所有基极电流被提供给电流沉降晶体管,使得其快速 切换到。 然后放电晶体管导通,允许放电晶体管在下一个输入信号转变时放电电流吸收晶体管的寄生电容。
    • 5. 发明授权
    • Universal power transistor base drive control unit
    • 通用功率晶体管基极驱动控制单元
    • US4749876A
    • 1988-06-07
    • US944981
    • 1986-12-22
    • Allan R. GaleDavid J. Gritter
    • Allan R. GaleDavid J. Gritter
    • H03K17/0414H03K17/0422H03K17/082H03K3/26G05F1/40H03K3/33
    • H03K17/0826H03K17/0414H03K17/0422
    • A saturation condition regulator system for a power transistor which achieves the regulation objectives of a Baker clamp but without dumping excess base drive current into the transistor output circuit. The base drive current of the transistor is sensed and used through an active feedback circuit to produce an error signal which modulates the base drive current through a linearly operating FET. The collector base voltage of the power transistor is independently monitored to develop a second error signal which is also used to regulate base drive current. The current-sensitive circuit operates as a limiter. In addition, a fail-safe timing circuit is disclosed which automatically resets to a turn OFF condition in the event the transistor does not turn ON within a predetermined time after the input signal transition.
    • 一种用于功率晶体管的饱和状态调节器系统,其实现了贝克钳位的调节目标,但不将过多的基极驱动电流转储到晶体管输出电路中。 通过有源反馈电路感测并使用晶体管的基极驱动电流,以产生通过线性工作FET调制基极驱动电流的误差信号。 独立监控功率晶体管的集电极基极电压,以产生第二个误差信号,该误差信号也用于调节基极驱动电流。 电流敏感电路作为限幅器工作。 此外,公开了一种故障安全定时电路,其在晶体管在输入信号转换之后的预定时间内不会导通的情况下自动复位到断开状态。
    • 6. 发明授权
    • Semiconductor integrated circuit device
    • 半导体集成电路器件
    • US4740719A
    • 1988-04-26
    • US928001
    • 1986-11-07
    • Youichirou Taki
    • Youichirou Taki
    • H03K19/088H03K19/013H03K19/20H03K3/01H03K3/33H03K17/16
    • H03K19/0136
    • A semiconductor integrated circuit device including: a first transistor whose base receives an input signal, and whose collector is connected to a high power supply voltage; a second transistor whose base is conducted to the emitter of said first transistor and whose emitter is connected to a low power supply voltage; a third transistor whose base is connected to the collector of said first transistor, whose collector is connected to said high power supply voltage, and whose emitter is connected to the collector of said second transistor directly or via a load element; and a fourth transistor whose base is connected to the emitter of said third transistor, whose emitter is connected to said low power supply voltage, and from whose collector an output signal of said semiconductor integrated circuit device is taken out.
    • 一种半导体集成电路器件,包括:第一晶体管,其基极接收输入信号,其集电极连接到高电源电压; 第二晶体管,其基极被传导到所述第一晶体管的发射极并且其发射极连接到低电源电压; 第三晶体管,其基极连接到所述第一晶体管的集电极,其集电极连接到所述高电源电压,并且其发射极直接或经由负载元件连接到所述第二晶体管的集电极; 以及第四晶体管,其基极连接到所述第三晶体管的发射极,其发射极连接到所述低电源电压,并且从其集电极连接所述半导体集成电路器件的输出信号。
    • 10. 发明授权
    • High power transistor base drive circuit
    • 大功率晶体管基极驱动电路
    • US4675547A
    • 1987-06-23
    • US717162
    • 1985-03-28
    • Rolf Eichenwald
    • Rolf Eichenwald
    • H03K17/0412H03K17/16H03K17/795H03K3/26H03K3/33H03K3/42
    • H03K17/04126H03K17/16H03K17/795
    • In a base drive circuit for a high power transistor, an external signal is applied to the circuit by an optical coupler. In response to the external signal, the circuit provides a positive current to the high power transistor in order turn it on. The positive constant current is characterized by an initial spike that prevents any localized hot spots from developing in the high power transistor and thereafter the positive current becomes constant. The circuit also provides a constant negative current when the external signal is removed, thereby quickly turning off the high power transistor. The optical coupler and a time delay device provide the circuit with high noise immunity.
    • 在用于大功率晶体管的基极驱动电路中,外部信号由光耦合器施加到电路。 响应于外部信号,电路向高功率晶体管提供正电流,以便将其导通。 正恒定电流的特征在于初始尖峰,其防止在高功率晶体管中发生任何局部热点,此后正电流变得恒定。 当外部信号被去除时,电路还提供恒定的负电流,从而快速关断大功率晶体管。 光耦合器和时间延迟器件为电路提供了高抗噪声能力。