会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • TRENCH MOSFET AND METHOD OF MANUFACTURE UTILIZING TWO MASKS
    • TRENCH MOSFET和使用两个掩模的制造方法
    • US20090085105A1
    • 2009-04-02
    • US11866365
    • 2007-10-02
    • Shih Tzung SuJun ZengPoi SunKao Way TuTai Chiang ChenLong LvXin Wang
    • Shih Tzung SuJun ZengPoi SunKao Way TuTai Chiang ChenLong LvXin Wang
    • H01L29/78H01L21/336
    • H01L29/7813H01L29/0661H01L29/407H01L29/41766H01L29/4236H01L29/42372H01L29/4238H01L29/456H01L29/4925H01L29/66719H01L29/66727H01L29/66734H01L29/7811
    • A method for manufacturing a trench MOSFET semiconductor device comprises: providing a heavily doped N+ silicon substrate; forming an N type epitaxial layer; forming a thick SiO2 layer; creating P body and source area formations by ion implantation without any masks; utilizing a first mask to define openings for a trench gate and a termination; thermally growing a gate oxide layer followed by formation of a thick poly-Silicon refill layer without a mask to define a gate bus area; forming sidewall spacers; forming P+ areas; removing the sidewall spacers; depositing tungsten to fill contacts and vias; depositing a first thin barrier metal layer; depositing a first thick metal layer; utilizing a second metal mask to open a gate bus area; forming second sidewall spacers; depositing a second thin barrier metal layer; depositing a second thick metal layer; and planarizing at least the second thick metal layer and the second thin metal layer to isolate the source metal portions from gate metal portions, whereby the trench MOSFET semiconductor device is manufactured utilizing only first and second masks.
    • 一种用于制造沟槽MOSFET半导体器件的方法包括:提供重掺杂的N +硅衬底; 形成N型外延层; 形成厚的SiO 2层; 通过离子注入创建P体和源区形成,而不需要任何掩模; 利用第一掩模来限定沟槽栅极和终端的开口; 热生长栅极氧化层,随后形成厚度不含掩模的多晶硅替代层,以限定栅极总线面积; 形成侧壁间隔物; 形成P +区域; 去除侧壁间隔物; 沉积钨以填充触点和通孔; 沉积第一薄的阻挡金属层; 沉积第一厚金属层; 利用第二金属掩模打开闸总线区域; 形成第二侧壁间隔物; 沉积第二薄的阻挡金属层; 沉积第二厚金属层; 并且至少平面化第二厚金属层和第二薄金属层以将源极金属部分与栅极金属部分隔离,由此仅利用第一和第二掩模制造沟槽MOSFET半导体器件。
    • 3. 发明授权
    • Trench MOSFET and method of manufacture utilizing two masks
    • 沟槽MOSFET和利用两个掩模的制造方法
    • US07799642B2
    • 2010-09-21
    • US11866365
    • 2007-10-02
    • Shih Tzung SuJun ZengPoi SunKao Way TuTai Chiang ChenLong LvXin Wang
    • Shih Tzung SuJun ZengPoi SunKao Way TuTai Chiang ChenLong LvXin Wang
    • H01L21/336
    • H01L29/7813H01L29/0661H01L29/407H01L29/41766H01L29/4236H01L29/42372H01L29/4238H01L29/456H01L29/4925H01L29/66719H01L29/66727H01L29/66734H01L29/7811
    • A method for manufacturing a trench MOSFET semiconductor device comprises: providing a heavily doped N+ silicon substrate; forming an N type epitaxial layer; forming a thick SiO2 layer; creating P body and source area formations by ion implantation without any masks; utilizing a first mask to define openings for a trench gate and a termination; thermally growing a gate oxide layer followed by formation of a thick poly-Silicon refill layer without a mask to define a gate bus area; forming sidewall spacers; forming P+ areas; removing the sidewall spacers; depositing tungsten to fill contacts and vias; depositing a first thin barrier metal layer; depositing a first thick metal layer; utilizing a second metal mask to open a gate bus area; forming second sidewall spacers; depositing a second thin barrier metal layer; depositing a second thick metal layer; and planarizing at least the second thick metal layer and the second thin metal layer to isolate the source metal portions from gate metal portions, whereby the trench MOSFET semiconductor device is manufactured utilizing only first and second masks.
    • 一种用于制造沟槽MOSFET半导体器件的方法包括:提供重掺杂的N +硅衬底; 形成N型外延层; 形成厚的SiO 2层; 通过离子注入创建P体和源区形成,而不需要任何掩模; 利用第一掩模来限定沟槽栅极和终端的开口; 热生长栅极氧化层,随后形成厚度不含掩模的多晶硅替代层,以限定栅极总线面积; 形成侧壁间隔物; 形成P +区域; 去除侧壁间隔物; 沉积钨以填充触点和通孔; 沉积第一薄的阻挡金属层; 沉积第一厚金属层; 利用第二金属掩模打开闸总线区域; 形成第二侧壁间隔物; 沉积第二薄的阻挡金属层; 沉积第二厚金属层; 并且至少平面化第二厚金属层和第二薄金属层以将源极金属部分与栅极金属部分隔离,由此仅利用第一和第二掩模制造沟槽MOSFET半导体器件。