会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Packet transmission device and packet transmission method
    • 分组传输设备和分组传输方式
    • US08599693B2
    • 2013-12-03
    • US12954994
    • 2010-11-29
    • Tsutomu NoguchiKatsumi ImamuraHideyo FukunagaYoko OhtaYoshito KachitaNaoya Matsusue
    • Tsutomu NoguchiKatsumi ImamuraHideyo FukunagaYoko OhtaYoshito KachitaNaoya Matsusue
    • G01R31/08
    • H04L47/52H04L47/10H04L47/215
    • The packet transmission device including: a first and a second storage module to store a token value; a token controller to add a predetermined token value to a first total token value, and subtract a predetermined token value from the first total value in response to the output of the packet; an overrun state controller to add an excess of the first total token value over a predetermined upper limit value to a second total token value, in the case where the first total token value added by addition control is greater than or equal to the predetermined upper limit value; and an underrun state controller to subtract a predetermined token value from the second total token value and add the subtracted token value to the first total token value, in the case where the subtracted first total token value is less than the predetermined upper limit value.
    • 所述分组传输装置包括:存储令牌值的第一和第二存储模块; 令牌控制器,用于将预定的令牌值添加到第一总令牌值,并且响应于所述分组的输出从所述第一总值中减去预定的令牌值; 超额状态控制器,在通过相加控制添加的第一总令牌值大于或等于预定上限的情况下,将超过预定上限值的超过第一总令牌值添加到第二总令牌值 值; 以及欠运行状态控制器,用于从所述第二总令牌值中减去预定的令牌值,并且在减去的所述第一总令牌值小于所述预定上限值的情况下将所述减去的令牌值加到所述第一总令牌值。
    • 2. 发明申请
    • SELECTION CIRCUIT AND PACKET PROCESSING APPARATUS
    • 选择电路和分组处理设备
    • US20100082864A1
    • 2010-04-01
    • US12507872
    • 2009-07-23
    • Takeshi SumouKatsumi ImamuraHideyo Fukunaga
    • Takeshi SumouKatsumi ImamuraHideyo Fukunaga
    • G06F13/00
    • G06F13/4286
    • An aspect of the embodiment utilizes a selection circuit that includes a first storage circuit for storing information of m×n bits each corresponding to a choice. The storage circuit indicates whether the corresponding choice is in a selectable state or not. A first round robin circuit for executing a round robin process on the second storage circuit selects one of the bits contained in the corresponding bit string and indicates that a choice is in a selectable state. A second round robin circuit executes the round robin process on the bit string having the m-bit width to select one of the bits indicating that the corresponding choice, and a control circuit controls the first and the second round robin circuit.
    • 本实施例的一个方面利用了选择电路,其包括用于存储每个对应于选择的m×n位的信息的第一存储电路。 存储电路指示相应的选择是否处于可选状态。 用于在第二存储电路上执行循环处理的第一循环电路选择包含在相应位串中的一个位,并指示选择处于可选状态。 第二循环电路对具有m位宽的位串执行循环处理,以选择表示相应选择的位之一,并且控制电路控制第一和第二循环电路。
    • 5. 发明授权
    • Packet processing device implementing scheduling and priority for improved efficiency
    • 分组处理设备实现调度和优先级,提高效率
    • US07496034B2
    • 2009-02-24
    • US11077868
    • 2005-03-11
    • Hideyo FukunagaKatsumi ImamuraYasushi KurokawaHideyuki KudouYoko Watanabe
    • Hideyo FukunagaKatsumi ImamuraYasushi KurokawaHideyuki KudouYoko Watanabe
    • H04L12/56
    • H04L47/6215H04L47/50
    • A packet transmission device improved in packet transmission efficiency. Each packet input processor generates a pointer and identifies a packet type with respect to a received packet, and generates identification data including the pointer and the packet type identification result. A memory access controller detects a header readout amount of the packet based on the packet type identification result, generates first readout data including the header readout amount and a readout pointer indicative of a storage location of the packet in a shared memory, and adaptively reads out header data of the packet from the shared memory in accordance with the first readout data. A protocol processor analyzes the destination of the read header data, and a packet updater updates the old destination address of the packet to a new one to generate a packet with the updated destination address, and outputs the generated packet.
    • 分组传输设备提高了分组传输效率。 每个分组输入处理器产生指针并且相对于接收到的分组标识分组类型,并且生成包括指针和分组类型识别结果的标识数据。 存储器访问控制器基于分组类型识别结果来检测分组的报头读出量,产生包括报头读出量的第一读出数据和表示分组在共享存储器中的存储位置的读出指针,并自适应地读出 根据第一读出数据来自共享存储器的分组的报头数据。 协议处理器分析读取标题数据的目的地,并且分组更新器将分组的旧目的地地址更新为新的分组,以生成具有更新的目的地地址的分组,并输出生成的分组。
    • 6. 发明授权
    • Selection circuit and packet processing apparatus
    • 选择电路和包处理装置
    • US08032677B2
    • 2011-10-04
    • US12507872
    • 2009-07-23
    • Takeshi SumouKatsumi ImamuraHideyo Fukunaga
    • Takeshi SumouKatsumi ImamuraHideyo Fukunaga
    • G06F13/26
    • G06F13/4286
    • An aspect of the embodiment utilizes a selection circuit that includes a first storage circuit for storing information of m×n bits each corresponding to a choice. The storage circuit indicates whether the corresponding choice is in a selectable state or not. A first round robin circuit for executing a round robin process on the second storage circuit selects one of the bits contained in the corresponding bit string and indicates that a choice is in a selectable state. A second round robin circuit executes the round robin process on the bit string having the m-bit width to select one of the bits indicating that the corresponding choice, and a control circuit controls the first and the second round robin circuit.
    • 本实施例的一个方面利用了选择电路,其包括用于存储每个对应于选择的m×n位的信息的第一存储电路。 存储电路指示相应的选择是否处于可选状态。 用于在第二存储电路上执行循环处理的第一循环电路选择包含在相应位串中的一个位,并指示选择处于可选状态。 第二循环电路对具有m位宽的位串执行循环处理,以选择指示相应选择的位之一,并且控制电路控制第一和第二循环电路。
    • 8. 发明申请
    • Packet transmission device
    • 分组传输设备
    • US20060098648A1
    • 2006-05-11
    • US11077868
    • 2005-03-11
    • Hideyo FukunagaKatsumi ImamuraYasushi KurokawaHideyuki KudouYoko Watanabe
    • Hideyo FukunagaKatsumi ImamuraYasushi KurokawaHideyuki KudouYoko Watanabe
    • H04J3/14H04J1/16H04L1/00H04L12/26H04L12/56H04L12/28
    • H04L47/6215H04L47/50
    • A packet transmission device improved in packet transmission efficiency. Each packet input processor generates a pointer and identifies a packet type with respect to a received packet, and generates identification data including the pointer and the packet type identification result. A memory access controller detects a header readout amount of the packet based on the packet type identification result, generates first readout data including the header readout amount and a readout pointer indicative of a storage location of the packet in a shared memory, and adaptively reads out header data of the packet from the shared memory in accordance with the first readout data. A protocol processor analyzes the destination of the read header data, and a packet updater updates the old destination address of the packet to a new one to generate a packet with the updated destination address, and outputs the generated packet.
    • 分组传输设备提高了分组传输效率。 每个分组输入处理器产生指针并且相对于接收到的分组标识分组类型,并且生成包括指针和分组类型识别结果的标识数据。 存储器访问控制器基于分组类型识别结果来检测分组的报头读出量,产生包括报头读出量的第一读出数据和表示分组在共享存储器中的存储位置的读出指针,并自适应地读出 根据第一读出数据来自共享存储器的分组的报头数据。 协议处理器分析读取标题数据的目的地,并且分组更新器将分组的旧目的地地址更新为新的分组,以生成具有更新的目的地地址的分组,并输出生成的分组。
    • 9. 发明授权
    • Packet relaying apparatus and packet relaying method
    • 分组中继装置和分组中继方法
    • US07885280B2
    • 2011-02-08
    • US12320488
    • 2009-01-27
    • Hideyo FukunagaTakeshi SumouTsutomu NoguchiKatsumi Imamura
    • Hideyo FukunagaTakeshi SumouTsutomu NoguchiKatsumi Imamura
    • H04L12/28
    • H04L47/10H04L47/22H04L47/50H04L47/527H04L47/60H04L49/90H04L49/9036H04L49/9078
    • A packet relaying apparatus includes queues holding packet information, and queue control units controlling dequeueing. The dequeueing means transmission of packet information from a queue of a previous stage to a queue of a next stage. The packet relaying apparatus further includes a packet information control unit that, on receiving packet information to be dequeued at the time of dequeueing, returns discard information and data volume corresponding to the received packet information, a first bandwidth adjusting unit that, on determining that the received packet has been discarded, discards the packet information, maintains a usable bandwidth, and transfers the discard information and the data volume to the previous stage, and a second bandwidth adjusting unit that, on receiving the discard information and the data volume from the next stage, adds the data volume to the usable bandwidth and transfers the discard information and the data volume to a previous stage.
    • 分组中继装置包括保持分组信息的队列,以及控制出队的队列控制单元。 出队意味着将分组信息从先前阶段的队列传输到下一个队列。 分组中继装置还包括:分组信息控制单元,在接收到出队时出队的分组信息时,返回与所接收的分组信息相对应的丢弃信息和数据量;第一带宽调整单元, 接收到的分组被丢弃,丢弃分组信息,保持可用带宽,并将丢弃信息和数据量传送到前一级;以及第二带宽调整单元,在从下一个接收到丢弃信息和数据量时, 将数据量添加到可用带宽,并将丢弃信息和数据量传送到前一级。
    • 10. 发明授权
    • Shaper circuit and shaper circuit combination
    • 整形电路和整形电路组合
    • US07778174B2
    • 2010-08-17
    • US11448923
    • 2006-06-07
    • Yoko OhtaKatsumi ImamuraYasushi KurokawaHideyo Fukunaga
    • Yoko OhtaKatsumi ImamuraYasushi KurokawaHideyo Fukunaga
    • H04J1/16
    • H04L47/10H04L47/215H04L47/22H04L47/2441
    • A shaper circuit includes a storage part storing a current token, an add token, and a max token, a subtraction part subtracting a packet length of a dequeue target from the current token stored in the storage part and storing the current token in the storage part, an addition part adding the add token stored in the storage part to the current token stored in the storage part at constant periodic intervals and storing the current token in the storage part, a comparison part comparing the result of the addition with the max token stored in the storage part and preventing the addition result from exceeding the max token, and a determining part outputting a dequeue permission request. A number of bits in a decimal part of the current token are set and a number of bits in an integer part of the add token are set.
    • 成形器电路包括存储当前令牌,添加令牌和最大令牌的存储部件,从存储在存储部件中的当前令牌中减去出队目标的分组长度的减法部分,并将当前令牌存储在存储部分中 一个附加部分,将存储在存储部分中的添加令牌以恒定的周期性间隔添加到存储部分中存储的当前令牌,并将当前令牌存储在存储部分中;比较部分,将加法结果与存储的最大令牌进行比较 并且防止相加结果超过最大令牌,以及确定部分输出出队许可请求。 设置当前令牌的小数部分中的位数,并设置加法令牌的整数部分中的位数。