会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Modifying a test pattern to control power supply noise
    • 修改测试模式以控制电源噪声
    • US07610531B2
    • 2009-10-27
    • US11531287
    • 2006-09-13
    • Sang H. DhongBrian FlachsGilles GervaisBrad W. MichaelMack W. Riley
    • Sang H. DhongBrian FlachsGilles GervaisBrad W. MichaelMack W. Riley
    • G01R31/28
    • G01R31/318536G01R31/318575
    • Mechanisms for modifying a test pattern to control power supply noise are provided. A portion of a sequence of states in a test sequence of a test pattern waveform is modified so as to achieve a circuit voltage, e.g., an on-chip voltage, which approximates a nominal circuit voltage, such as produced by the application of other portions of the sequence of states in the same or different test sequences. For example, hold state cycles or shift-scan state cycles may be inserted or removed prior to test state cycles in the test pattern waveform. The insertion/removal shifts the occurrence of the test state cycles within the test pattern waveform so as to adjust the voltage response of the test state cycles so that they more closely approximate a nominal voltage response. In this way, false failures due to noise in the voltage supply may be eliminated.
    • 提供了修改测试模式以控制电源噪声的机制。 修改测试图形波形的测试序列中的状态序列的一部分被修改,以便实现近似标称电路电压的电路电压,例如片上电压,例如通过施加其它部分产生的电压 的相同或不同测试序列中的状态序列。 例如,保持状态周期或移位扫描状态周期可以在测试模式波形中的测试状态周期之前被插入或移除。 插入/移除将测试状态周期的发生移动到测试图形波形内,以便调整测试状态周期的电压响应,使得它们更接近于额定电压响应。 以这种方式,可以消除由于电压源中的噪声引起的错误故障。
    • 8. 发明授权
    • Forming a bit line configuration for semiconductor memory
    • 形成半导体存储器的位线配置
    • US5292678A
    • 1994-03-08
    • US882735
    • 1992-05-14
    • Sang H. DhongWei Hwang
    • Sang H. DhongWei Hwang
    • H01L27/10H01L21/8242H01L27/108H01L21/265
    • H01L27/10805H01L27/10829Y10S257/907
    • A new interdigitated folded bit line (IFBL) architecture for a future generation high density semiconductor memory design is disclosed. In the architecture, the basic cross-point memory cells are organized orthogonally in rows and columns to form an array matrix. The bit lines run in a row direction while the word lines run in a column direction. Transfer transistors are designed to be shared with the same drain junction and the same bit line contact in order to save area. A choice of at least two described embodiments are provided. In one embodiment, referred to as the offset bit line structure, the bit lines are constructed by using two layers of interconnection lines to connect the interdigitated cells associated to it. By connecting the bit line contacts and with two different interconnecting layers and in an alternating row order, the true and complement bit lines and will run parallel to both sides of the memory array. In another embodiment, referred to as the side wall bit line structure, the bit lines are constructed by using the conductive side wall spacer rails to connect the interdigitated cells associated to it. By connecting the side wall bit line contacts with two sided-side wall spacer rails in an alternating row order, the true and complement bit lines will run parallel to both sides of the memory array.
    • 公开了一种用于未来一代高密度半导体存储器设计的新的叉指折叠位线(IFBL)架构。 在架构中,基本交叉点存储单元以行和列正交组织以形成阵列矩阵。 位线在行方向上运行,而字线在列方向上运行。 传输晶体管被设计为与相同的漏极结和相同的位线接触共享,以节省面积。 提供了至少两个描述的实施例的选择。 在一个实施例中,称为偏移位线结构,位线通过使用两层互连线来连接与其相关联的交叉指示的单元来构造。 通过连接位线触点和两个不同的互连层并以交替的行顺序,真和补码位线将平行于存储器阵列的两侧延伸。 在称为侧壁位线结构的另一实施例中,位线通过使用导电侧壁间隔轨道来连接与其相关联的叉指式电池而构成。 通过以交替的行顺序将侧壁位线触点与双面侧壁间隔轨连接,真和补补位线将平行于存储器阵列的两侧延伸。
    • 10. 发明授权
    • DRAM having extended refresh time
    • DRAM延长了刷新时间
    • US5157634A
    • 1992-10-20
    • US602037
    • 1990-10-23
    • Sang H. DhongRobert L. FranchWei Hwang
    • Sang H. DhongRobert L. FranchWei Hwang
    • G11C11/401G11C11/406G11C29/00G11C29/04
    • G11C11/406
    • A DRAM is described including a plurality of operable storage cells, each cell including a capacitance for storing a charge indicative of data. The charge tends to dissipate below an acceptable level after a predetermined time interval T1 for a majority of the operable cells and for a minority of the operable cells, it dissipates below the acceptable level after a shorter time interval T2. The time between DRAM refresh cycles is adjusted so as to be greater than time interval T2. The DRAM comprises: a plurality of redundant storage cells; a decoder for receiving the address of an operable memory cell and providing a first output if the address indicates one of the operable cells of the minority of cells and a second output if the address indicates one of the operable cells of the majority. A switching circuit is responsive to the first output to enable access of a redundant stoarge cell and to prevent access of the minority storage cell. In a preferred embodiment, the redundant storage cells are configured as static storage circuits.
    • 描述了包括多个可操作的存储单元的DRAM,每个单元包括用于存储指示数据的电荷的电容。 对于大多数可操作单元,对于大多数可操作单元,对于少数可操作单元,电荷趋于在预定时间间隔T1之后消散到可接受的水平以下,在更短的时间间隔T2之后,其消耗低于可接受的水平。 DRAM刷新周期之间的时间被调整为大于时间间隔T2。 DRAM包括:多个冗余存储单元; 解码器,用于接收可操作存储器单元的地址,并且如果地址指示少数单元的可操作单元中的一个,并且如果地址指示多数的可操作单元之一,则提供第一输出。 开关电路响应于第一输出以使得能够访问冗余的存储单元并且防止少数存储单元的访问。 在优选实施例中,冗余存储单元被配置为静态存储电路。